blob: 55478b908ca5b21cb576f1f9d4cae72caaa9c253 [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin78c68432016-07-13 23:23:54 -050020#include <arch/acpi.h>
21
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25#define PCH_TYPE_MOBILE5 0x3b
26
27/* PCH stepping values for LPC device */
28#define PCH_STEP_A0 0
29#define PCH_STEP_A1 1
30#define PCH_STEP_B0 2
31#define PCH_STEP_B1 3
32#define PCH_STEP_B2 4
33#define PCH_STEP_B3 5
34
35/*
36 * It does not matter where we put the SMBus I/O base, as long as we
37 * keep it consistent and don't interfere with other devices. Stage2
38 * will relocate this anyways.
39 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
40 * again. But handling static BARs is a generic problem that should be
41 * solved in the device allocator.
42 */
43#define SMBUS_IO_BASE 0x0400
44#define SMBUS_SLAVE_ADDR 0x24
45/* TODO Make sure these don't get changed by stage2 */
46#define DEFAULT_GPIOBASE 0x0480
47#define DEFAULT_PMBASE 0x0500
48
Arthur Heymans1f2ae912018-06-12 23:48:30 +020049#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020050
51#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010052#define DEBUG_PERIODIC_SMIS 0
53
Elyes HAOUAS2526fd42018-05-22 12:29:05 +020054#if defined(__SMM__) && !defined(__ASSEMBLER__)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010055void intel_pch_finalize_smm(void);
56#endif
57
58#if !defined(__ASSEMBLER__)
59#if !defined(__PRE_RAM__)
Antonello Dettori040117a2016-09-02 09:15:33 +020060#if !defined(__SIMPLE_DEVICE__)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010061#include "chip.h"
Elyes HAOUASbe841402018-05-13 13:40:39 +020062void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010063#endif
64int pch_silicon_revision(void);
65int pch_silicon_type(void);
66int pch_silicon_supported(int type, int rev);
67void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020068void gpi_route_interrupt(u8 gpi, u8 mode);
Martin Roth7a1a3ad2017-06-24 21:29:38 -060069#if IS_ENABLED(CONFIG_ELOG)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010070void pch_log_state(void);
71#endif
72#else /* __PRE_RAM__ */
73void enable_smbus(void);
74void enable_usb_bar(void);
75int smbus_read_byte(unsigned device, unsigned address);
76int smbus_write_byte(unsigned device, unsigned address, u8 data);
77int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
78int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
79int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010080void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020081void southbridge_configure_default_intmap(void);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010082#endif
83#endif
84
85#define MAINBOARD_POWER_OFF 0
86#define MAINBOARD_POWER_ON 1
87#define MAINBOARD_POWER_KEEP 2
88
89#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
90#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
91#endif
92
93/* PCI Configuration Space (D30:F0): PCI2PCI */
94#define PSTS 0x06
95#define SMLT 0x1b
96#define SECSTS 0x1e
97#define INTR 0x3c
98#define BCTRL 0x3e
99#define SBR (1 << 6)
100#define SEE (1 << 1)
101#define PERE (1 << 0)
102
103#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
104#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
105#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
106#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
107#define PCH_PCIE_DEV_SLOT 28
108
109/* PCI Configuration Space (D31:F0): LPC */
110#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
111#define SERIRQ_CNTL 0x64
112
113#define GEN_PMCON_1 0xa0
114#define GEN_PMCON_2 0xa2
115#define GEN_PMCON_3 0xa4
116#define ETR3 0xac
117#define ETR3_CWORWRE (1 << 18)
118#define ETR3_CF9GR (1 << 20)
119
120/* GEN_PMCON_3 bits */
121#define RTC_BATTERY_DEAD (1 << 2)
122#define RTC_POWER_FAILED (1 << 1)
123#define SLEEP_AFTER_POWER_FAIL (1 << 0)
124
125#define PMBASE 0x40
126#define ACPI_CNTL 0x44
127#define ACPI_EN (1 << 7)
128#define BIOS_CNTL 0xDC
129#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
130#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200131
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100132#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200133#define GPI_DISABLE 0x00
134#define GPI_IS_SMI 0x01
135#define GPI_IS_SCI 0x02
136#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100137
138#define PIRQA_ROUT 0x60
139#define PIRQB_ROUT 0x61
140#define PIRQC_ROUT 0x62
141#define PIRQD_ROUT 0x63
142#define PIRQE_ROUT 0x68
143#define PIRQF_ROUT 0x69
144#define PIRQG_ROUT 0x6A
145#define PIRQH_ROUT 0x6B
146
147#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
148#define LPC_EN 0x82 /* LPC IF Enables Register */
149#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
150#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
151#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
152#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
153#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
154#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
155#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
156#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
157#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
158#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
159#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
160#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
161#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
162#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
163
164/* PCI Configuration Space (D31:F1): IDE */
165#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
166#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
167#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
168#define INTR_LN 0x3c
169#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
170#define IDE_DECODE_ENABLE (1 << 15)
171#define IDE_SITRE (1 << 14)
172#define IDE_ISP_5_CLOCKS (0 << 12)
173#define IDE_ISP_4_CLOCKS (1 << 12)
174#define IDE_ISP_3_CLOCKS (2 << 12)
175#define IDE_RCT_4_CLOCKS (0 << 8)
176#define IDE_RCT_3_CLOCKS (1 << 8)
177#define IDE_RCT_2_CLOCKS (2 << 8)
178#define IDE_RCT_1_CLOCKS (3 << 8)
179#define IDE_DTE1 (1 << 7)
180#define IDE_PPE1 (1 << 6)
181#define IDE_IE1 (1 << 5)
182#define IDE_TIME1 (1 << 4)
183#define IDE_DTE0 (1 << 3)
184#define IDE_PPE0 (1 << 2)
185#define IDE_IE0 (1 << 1)
186#define IDE_TIME0 (1 << 0)
187#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
188
189#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
190#define IDE_SSDE1 (1 << 3)
191#define IDE_SSDE0 (1 << 2)
192#define IDE_PSDE1 (1 << 1)
193#define IDE_PSDE0 (1 << 0)
194
195#define IDE_SDMA_TIM 0x4a
196
197#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
198#define SIG_MODE_SEC_NORMAL (0 << 18)
199#define SIG_MODE_SEC_TRISTATE (1 << 18)
200#define SIG_MODE_SEC_DRIVELOW (2 << 18)
201#define SIG_MODE_PRI_NORMAL (0 << 16)
202#define SIG_MODE_PRI_TRISTATE (1 << 16)
203#define SIG_MODE_PRI_DRIVELOW (2 << 16)
204#define FAST_SCB1 (1 << 15)
205#define FAST_SCB0 (1 << 14)
206#define FAST_PCB1 (1 << 13)
207#define FAST_PCB0 (1 << 12)
208#define SCB1 (1 << 3)
209#define SCB0 (1 << 2)
210#define PCB1 (1 << 1)
211#define PCB0 (1 << 0)
212
213#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
214#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
215#define SATA_SP 0xd0 /* Scratchpad */
216
217/* SATA IOBP Registers */
218#define SATA_IOBP_SP0G3IR 0xea000151
219#define SATA_IOBP_SP1G3IR 0xea000051
220
221/* PCI Configuration Space (D31:F3): SMBus */
222#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
223#define SMB_BASE 0x20
224#define HOSTC 0x40
225#define SMB_RCV_SLVA 0x09
226
227/* HOSTC bits */
228#define I2C_EN (1 << 2)
229#define SMB_SMI_EN (1 << 1)
230#define HST_EN (1 << 0)
231
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100232/* Southbridge IO BARs */
233
234#define GPIOBASE 0x48
235
236#define PMBASE 0x40
237
238/* Root Complex Register Block */
239#define RCBA 0xf0
Arthur Heymans58a89532018-06-12 22:58:19 +0200240
Arthur Heymans58a89532018-06-12 22:58:19 +0200241#define VCH 0x0000 /* 32bit */
242#define VCAP1 0x0004 /* 32bit */
243#define VCAP2 0x0008 /* 32bit */
244#define PVC 0x000c /* 16bit */
245#define PVS 0x000e /* 16bit */
246
247#define V0CAP 0x0010 /* 32bit */
248#define V0CTL 0x0014 /* 32bit */
249#define V0STS 0x001a /* 16bit */
250
251#define V1CAP 0x001c /* 32bit */
252#define V1CTL 0x0020 /* 32bit */
253#define V1STS 0x0026 /* 16bit */
254
255#define RCTCL 0x0100 /* 32bit */
256#define ESD 0x0104 /* 32bit */
257#define ULD 0x0110 /* 32bit */
258#define ULBA 0x0118 /* 64bit */
259
260#define RP1D 0x0120 /* 32bit */
261#define RP1BA 0x0128 /* 64bit */
262#define RP2D 0x0130 /* 32bit */
263#define RP2BA 0x0138 /* 64bit */
264#define RP3D 0x0140 /* 32bit */
265#define RP3BA 0x0148 /* 64bit */
266#define RP4D 0x0150 /* 32bit */
267#define RP4BA 0x0158 /* 64bit */
268#define HDD 0x0160 /* 32bit */
269#define HDBA 0x0168 /* 64bit */
270#define RP5D 0x0170 /* 32bit */
271#define RP5BA 0x0178 /* 64bit */
272#define RP6D 0x0180 /* 32bit */
273#define RP6BA 0x0188 /* 64bit */
274
275#define RPC 0x0400 /* 32bit */
276#define RPFN 0x0404 /* 32bit */
277
278/* Root Port configuratinon space hide */
279#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
280/* Get the function number assigned to a Root Port */
281#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
282/* Set the function number for a Root Port */
283#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
284/* Root Port function number mask */
285#define RPFN_FNMASK(port) (7 << ((port) * 4))
286
287#define TRSR 0x1e00 /* 8bit */
288#define TRCR 0x1e10 /* 64bit */
289#define TWDR 0x1e18 /* 64bit */
290
291#define IOTR0 0x1e80 /* 64bit */
292#define IOTR1 0x1e88 /* 64bit */
293#define IOTR2 0x1e90 /* 64bit */
294#define IOTR3 0x1e98 /* 64bit */
295
296#define TCTL 0x3000 /* 8bit */
297
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100298#define NOINT 0
299#define INTA 1
300#define INTB 2
301#define INTC 3
302#define INTD 4
303
304#define DIR_IDR 12 /* Interrupt D Pin Offset */
305#define DIR_ICR 8 /* Interrupt C Pin Offset */
306#define DIR_IBR 4 /* Interrupt B Pin Offset */
307#define DIR_IAR 0 /* Interrupt A Pin Offset */
308
309#define PIRQA 0
310#define PIRQB 1
311#define PIRQC 2
312#define PIRQD 3
313#define PIRQE 4
314#define PIRQF 5
315#define PIRQG 6
316#define PIRQH 7
317
318/* IO Buffer Programming */
319#define IOBPIRI 0x2330
320#define IOBPD 0x2334
321#define IOBPS 0x2338
322#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
323#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
324#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
325
Arthur Heymans58a89532018-06-12 22:58:19 +0200326#define D31IP 0x3100 /* 32bit */
327#define D31IP_TTIP 24 /* Thermal Throttle Pin */
328#define D31IP_SIP2 20 /* SATA Pin 2 */
329#define D31IP_UNKIP 16
330#define D31IP_SMIP 12 /* SMBUS Pin */
331#define D31IP_SIP 8 /* SATA Pin */
332#define D30IP 0x3104 /* 32bit */
333#define D30IP_PIP 0 /* PCI Bridge Pin */
334#define D29IP 0x3108 /* 32bit */
335#define D29IP_E1P 0 /* EHCI #1 Pin */
336#define D28IP 0x310c /* 32bit */
337#define D28IP_P8IP 28 /* PCI Express Port 8 */
338#define D28IP_P7IP 24 /* PCI Express Port 7 */
339#define D28IP_P6IP 20 /* PCI Express Port 6 */
340#define D28IP_P5IP 16 /* PCI Express Port 5 */
341#define D28IP_P4IP 12 /* PCI Express Port 4 */
342#define D28IP_P3IP 8 /* PCI Express Port 3 */
343#define D28IP_P2IP 4 /* PCI Express Port 2 */
344#define D28IP_P1IP 0 /* PCI Express Port 1 */
345#define D27IP 0x3110 /* 32bit */
346#define D27IP_ZIP 0 /* HD Audio Pin */
347#define D26IP 0x3114 /* 32bit */
348#define D26IP_E2P 0 /* EHCI #2 Pin */
349#define D25IP 0x3118 /* 32bit */
350#define D25IP_LIP 0 /* GbE LAN Pin */
351#define D22IP 0x3124 /* 32bit */
352#define D22IP_KTIP 12 /* KT Pin */
353#define D22IP_IDERIP 8 /* IDE-R Pin */
354#define D22IP_MEI2IP 4 /* MEI #2 Pin */
355#define D22IP_MEI1IP 0 /* MEI #1 Pin */
356#define D20IP 0x3128 /* 32bit */
357#define D20IP_XHCIIP 0
358#define D31IR 0x3140 /* 16bit */
359#define D30IR 0x3142 /* 16bit */
360#define D29IR 0x3144 /* 16bit */
361#define D28IR 0x3146 /* 16bit */
362#define D27IR 0x3148 /* 16bit */
363#define D26IR 0x314c /* 16bit */
364#define D25IR 0x3150 /* 16bit */
365#define D22IR 0x315c /* 16bit */
366#define D20IR 0x3160 /* 16bit */
367#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100368#define SOFT_RESET_CTRL 0x38f4
369#define SOFT_RESET_DATA 0x38f8
370
Arthur Heymans58a89532018-06-12 22:58:19 +0200371#define DIR_ROUTE(x,a,b,c,d) \
372 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
373 ((b) << DIR_IBR) | ((a) << DIR_IAR))
374
375#define RC 0x3400 /* 32bit */
376#define HPTC 0x3404 /* 32bit */
377#define GCS 0x3410 /* 32bit */
378#define BUC 0x3414 /* 32bit */
379#define PCH_DISABLE_GBE (1 << 5)
380#define FD 0x3418 /* 32bit */
381#define DISPBDF 0x3424 /* 16bit */
382#define FD2 0x3428 /* 32bit */
383#define CG 0x341c /* 32bit */
384
385/* Function Disable 1 RCBA 0x3418 */
386#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
387#define PCH_DISABLE_P2P (1 << 1)
388#define PCH_DISABLE_SATA1 (1 << 2)
389#define PCH_DISABLE_SMBUS (1 << 3)
390#define PCH_DISABLE_HD_AUDIO (1 << 4)
391#define PCH_DISABLE_EHCI2 (1 << 13)
392#define PCH_DISABLE_LPC (1 << 14)
393#define PCH_DISABLE_EHCI1 (1 << 15)
394#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
395#define PCH_DISABLE_THERMAL (1 << 24)
396#define PCH_DISABLE_SATA2 (1 << 25)
397#define PCH_DISABLE_XHCI (1 << 27)
398
399/* Function Disable 2 RCBA 0x3428 */
400#define PCH_DISABLE_KT (1 << 4)
401#define PCH_DISABLE_IDER (1 << 3)
402#define PCH_DISABLE_MEI2 (1 << 2)
403#define PCH_DISABLE_MEI1 (1 << 1)
404#define PCH_ENABLE_DBDF (1 << 0)
405
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100406/* ICH7 PMBASE */
407#define PM1_STS 0x00
408#define WAK_STS (1 << 15)
409#define PCIEXPWAK_STS (1 << 14)
410#define PRBTNOR_STS (1 << 11)
411#define RTC_STS (1 << 10)
412#define PWRBTN_STS (1 << 8)
413#define GBL_STS (1 << 5)
414#define BM_STS (1 << 4)
415#define TMROF_STS (1 << 0)
416#define PM1_EN 0x02
417#define PCIEXPWAK_DIS (1 << 14)
418#define RTC_EN (1 << 10)
419#define PWRBTN_EN (1 << 8)
420#define GBL_EN (1 << 5)
421#define TMROF_EN (1 << 0)
422#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100423#define GBL_RLS (1 << 2)
424#define BM_RLD (1 << 1)
425#define SCI_EN (1 << 0)
426#define PM1_TMR 0x08
427#define PROC_CNT 0x10
428#define LV2 0x14
429#define LV3 0x15
430#define LV4 0x16
431#define PM2_CNT 0x50 // mobile only
432#define GPE0_STS 0x20
433#define PME_B0_STS (1 << 13)
434#define PME_STS (1 << 11)
435#define BATLOW_STS (1 << 10)
436#define PCI_EXP_STS (1 << 9)
437#define RI_STS (1 << 8)
438#define SMB_WAK_STS (1 << 7)
439#define TCOSCI_STS (1 << 6)
440#define SWGPE_STS (1 << 2)
441#define HOT_PLUG_STS (1 << 1)
442#define GPE0_EN 0x28
443#define PME_B0_EN (1 << 13)
444#define PME_EN (1 << 11)
445#define TCOSCI_EN (1 << 6)
446#define SMI_EN 0x30
447#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
448#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
449#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
450#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
451#define MCSMI_EN (1 << 11) // Trap microcontroller range access
452#define BIOS_RLS (1 << 7) // asserts SCI on bit set
453#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
454#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
455#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
456#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
457#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
458#define EOS (1 << 1) // End of SMI (deassert SMI#)
459#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
460#define SMI_STS 0x34
461#define ALT_GP_SMI_EN 0x38
462#define ALT_GP_SMI_STS 0x3a
463#define GPE_CNTL 0x42
464#define DEVACT_STS 0x44
465#define SS_CNT 0x50
466#define C3_RES 0x54
467#define TCO1_STS 0x64
468#define DMISCI_STS (1 << 9)
469#define TCO2_STS 0x66
470
471/*
472 * SPI Opcode Menu setup for SPIBAR lockdown
473 * should support most common flash chips.
474 */
475
476#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
477#define SPI_OPTYPE_0 0x01 /* Write, no address */
478
479#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
480#define SPI_OPTYPE_1 0x03 /* Write, address required */
481
482#define SPI_OPMENU_2 0x03 /* READ: Read Data */
483#define SPI_OPTYPE_2 0x02 /* Read, address required */
484
485#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
486#define SPI_OPTYPE_3 0x00 /* Read, no address */
487
488#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
489#define SPI_OPTYPE_4 0x03 /* Write, address required */
490
491#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
492#define SPI_OPTYPE_5 0x00 /* Read, no address */
493
494#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
495#define SPI_OPTYPE_6 0x03 /* Write, address required */
496
497#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
498#define SPI_OPTYPE_7 0x02 /* Read, address required */
499
500#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
501 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
502#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
503 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
504
505#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
506 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
507 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
508 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
509
510#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
511
512#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
513#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
514#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
515#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
516#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
517#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
518#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
519#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
520#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
521#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
522#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
523#define SPIBAR_FADDR 0x3808 /* SPI flash address */
524#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
525
526#endif /* __ACPI__ */
527#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */