blob: 8012a75fcb4ed7efce18efdae9bcc88093309706 [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin78c68432016-07-13 23:23:54 -050020#include <arch/acpi.h>
21
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25#define PCH_TYPE_MOBILE5 0x3b
26
27/* PCH stepping values for LPC device */
28#define PCH_STEP_A0 0
29#define PCH_STEP_A1 1
30#define PCH_STEP_B0 2
31#define PCH_STEP_B1 3
32#define PCH_STEP_B2 4
33#define PCH_STEP_B3 5
34
35/*
36 * It does not matter where we put the SMBus I/O base, as long as we
37 * keep it consistent and don't interfere with other devices. Stage2
38 * will relocate this anyways.
39 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
40 * again. But handling static BARs is a generic problem that should be
41 * solved in the device allocator.
42 */
43#define SMBUS_IO_BASE 0x0400
44#define SMBUS_SLAVE_ADDR 0x24
45/* TODO Make sure these don't get changed by stage2 */
46#define DEFAULT_GPIOBASE 0x0480
47#define DEFAULT_PMBASE 0x0500
48
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080049#ifndef __ACPI__
Arthur Heymans58a89532018-06-12 22:58:19 +020050#define DEFAULT_RCBA ((u8 *)0xfed1c000)
51#else
52#define DEFAULT_RCBA 0xfed1c000
53#endif
54
55#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010056#define DEBUG_PERIODIC_SMIS 0
57
Elyes HAOUAS2526fd42018-05-22 12:29:05 +020058#if defined(__SMM__) && !defined(__ASSEMBLER__)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010059void intel_pch_finalize_smm(void);
60#endif
61
62#if !defined(__ASSEMBLER__)
63#if !defined(__PRE_RAM__)
Antonello Dettori040117a2016-09-02 09:15:33 +020064#if !defined(__SIMPLE_DEVICE__)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010065#include "chip.h"
Elyes HAOUASbe841402018-05-13 13:40:39 +020066void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010067#endif
68int pch_silicon_revision(void);
69int pch_silicon_type(void);
70int pch_silicon_supported(int type, int rev);
71void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020072void gpi_route_interrupt(u8 gpi, u8 mode);
Martin Roth7a1a3ad2017-06-24 21:29:38 -060073#if IS_ENABLED(CONFIG_ELOG)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010074void pch_log_state(void);
75#endif
76#else /* __PRE_RAM__ */
77void enable_smbus(void);
78void enable_usb_bar(void);
79int smbus_read_byte(unsigned device, unsigned address);
80int smbus_write_byte(unsigned device, unsigned address, u8 data);
81int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
82int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
83int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010084void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020085void southbridge_configure_default_intmap(void);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010086#endif
87#endif
88
89#define MAINBOARD_POWER_OFF 0
90#define MAINBOARD_POWER_ON 1
91#define MAINBOARD_POWER_KEEP 2
92
93#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
94#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
95#endif
96
97/* PCI Configuration Space (D30:F0): PCI2PCI */
98#define PSTS 0x06
99#define SMLT 0x1b
100#define SECSTS 0x1e
101#define INTR 0x3c
102#define BCTRL 0x3e
103#define SBR (1 << 6)
104#define SEE (1 << 1)
105#define PERE (1 << 0)
106
107#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
108#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
109#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
110#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
111#define PCH_PCIE_DEV_SLOT 28
112
113/* PCI Configuration Space (D31:F0): LPC */
114#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
115#define SERIRQ_CNTL 0x64
116
117#define GEN_PMCON_1 0xa0
118#define GEN_PMCON_2 0xa2
119#define GEN_PMCON_3 0xa4
120#define ETR3 0xac
121#define ETR3_CWORWRE (1 << 18)
122#define ETR3_CF9GR (1 << 20)
123
124/* GEN_PMCON_3 bits */
125#define RTC_BATTERY_DEAD (1 << 2)
126#define RTC_POWER_FAILED (1 << 1)
127#define SLEEP_AFTER_POWER_FAIL (1 << 0)
128
129#define PMBASE 0x40
130#define ACPI_CNTL 0x44
131#define ACPI_EN (1 << 7)
132#define BIOS_CNTL 0xDC
133#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
134#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200135
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100136#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200137#define GPI_DISABLE 0x00
138#define GPI_IS_SMI 0x01
139#define GPI_IS_SCI 0x02
140#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100141
142#define PIRQA_ROUT 0x60
143#define PIRQB_ROUT 0x61
144#define PIRQC_ROUT 0x62
145#define PIRQD_ROUT 0x63
146#define PIRQE_ROUT 0x68
147#define PIRQF_ROUT 0x69
148#define PIRQG_ROUT 0x6A
149#define PIRQH_ROUT 0x6B
150
151#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
152#define LPC_EN 0x82 /* LPC IF Enables Register */
153#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
154#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
155#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
156#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
157#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
158#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
159#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
160#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
161#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
162#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
163#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
164#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
165#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
166#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
167
168/* PCI Configuration Space (D31:F1): IDE */
169#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
170#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
171#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
172#define INTR_LN 0x3c
173#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
174#define IDE_DECODE_ENABLE (1 << 15)
175#define IDE_SITRE (1 << 14)
176#define IDE_ISP_5_CLOCKS (0 << 12)
177#define IDE_ISP_4_CLOCKS (1 << 12)
178#define IDE_ISP_3_CLOCKS (2 << 12)
179#define IDE_RCT_4_CLOCKS (0 << 8)
180#define IDE_RCT_3_CLOCKS (1 << 8)
181#define IDE_RCT_2_CLOCKS (2 << 8)
182#define IDE_RCT_1_CLOCKS (3 << 8)
183#define IDE_DTE1 (1 << 7)
184#define IDE_PPE1 (1 << 6)
185#define IDE_IE1 (1 << 5)
186#define IDE_TIME1 (1 << 4)
187#define IDE_DTE0 (1 << 3)
188#define IDE_PPE0 (1 << 2)
189#define IDE_IE0 (1 << 1)
190#define IDE_TIME0 (1 << 0)
191#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
192
193#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
194#define IDE_SSDE1 (1 << 3)
195#define IDE_SSDE0 (1 << 2)
196#define IDE_PSDE1 (1 << 1)
197#define IDE_PSDE0 (1 << 0)
198
199#define IDE_SDMA_TIM 0x4a
200
201#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
202#define SIG_MODE_SEC_NORMAL (0 << 18)
203#define SIG_MODE_SEC_TRISTATE (1 << 18)
204#define SIG_MODE_SEC_DRIVELOW (2 << 18)
205#define SIG_MODE_PRI_NORMAL (0 << 16)
206#define SIG_MODE_PRI_TRISTATE (1 << 16)
207#define SIG_MODE_PRI_DRIVELOW (2 << 16)
208#define FAST_SCB1 (1 << 15)
209#define FAST_SCB0 (1 << 14)
210#define FAST_PCB1 (1 << 13)
211#define FAST_PCB0 (1 << 12)
212#define SCB1 (1 << 3)
213#define SCB0 (1 << 2)
214#define PCB1 (1 << 1)
215#define PCB0 (1 << 0)
216
217#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
218#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
219#define SATA_SP 0xd0 /* Scratchpad */
220
221/* SATA IOBP Registers */
222#define SATA_IOBP_SP0G3IR 0xea000151
223#define SATA_IOBP_SP1G3IR 0xea000051
224
225/* PCI Configuration Space (D31:F3): SMBus */
226#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
227#define SMB_BASE 0x20
228#define HOSTC 0x40
229#define SMB_RCV_SLVA 0x09
230
231/* HOSTC bits */
232#define I2C_EN (1 << 2)
233#define SMB_SMI_EN (1 << 1)
234#define HST_EN (1 << 0)
235
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100236/* Southbridge IO BARs */
237
238#define GPIOBASE 0x48
239
240#define PMBASE 0x40
241
242/* Root Complex Register Block */
243#define RCBA 0xf0
Arthur Heymans58a89532018-06-12 22:58:19 +0200244
245#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
246#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
247#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
248
249#define RCBA_AND_OR(bits, x, and, or) \
250 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
251#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
252#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
253#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
254#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
255
256#define VCH 0x0000 /* 32bit */
257#define VCAP1 0x0004 /* 32bit */
258#define VCAP2 0x0008 /* 32bit */
259#define PVC 0x000c /* 16bit */
260#define PVS 0x000e /* 16bit */
261
262#define V0CAP 0x0010 /* 32bit */
263#define V0CTL 0x0014 /* 32bit */
264#define V0STS 0x001a /* 16bit */
265
266#define V1CAP 0x001c /* 32bit */
267#define V1CTL 0x0020 /* 32bit */
268#define V1STS 0x0026 /* 16bit */
269
270#define RCTCL 0x0100 /* 32bit */
271#define ESD 0x0104 /* 32bit */
272#define ULD 0x0110 /* 32bit */
273#define ULBA 0x0118 /* 64bit */
274
275#define RP1D 0x0120 /* 32bit */
276#define RP1BA 0x0128 /* 64bit */
277#define RP2D 0x0130 /* 32bit */
278#define RP2BA 0x0138 /* 64bit */
279#define RP3D 0x0140 /* 32bit */
280#define RP3BA 0x0148 /* 64bit */
281#define RP4D 0x0150 /* 32bit */
282#define RP4BA 0x0158 /* 64bit */
283#define HDD 0x0160 /* 32bit */
284#define HDBA 0x0168 /* 64bit */
285#define RP5D 0x0170 /* 32bit */
286#define RP5BA 0x0178 /* 64bit */
287#define RP6D 0x0180 /* 32bit */
288#define RP6BA 0x0188 /* 64bit */
289
290#define RPC 0x0400 /* 32bit */
291#define RPFN 0x0404 /* 32bit */
292
293/* Root Port configuratinon space hide */
294#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
295/* Get the function number assigned to a Root Port */
296#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
297/* Set the function number for a Root Port */
298#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
299/* Root Port function number mask */
300#define RPFN_FNMASK(port) (7 << ((port) * 4))
301
302#define TRSR 0x1e00 /* 8bit */
303#define TRCR 0x1e10 /* 64bit */
304#define TWDR 0x1e18 /* 64bit */
305
306#define IOTR0 0x1e80 /* 64bit */
307#define IOTR1 0x1e88 /* 64bit */
308#define IOTR2 0x1e90 /* 64bit */
309#define IOTR3 0x1e98 /* 64bit */
310
311#define TCTL 0x3000 /* 8bit */
312
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100313#define NOINT 0
314#define INTA 1
315#define INTB 2
316#define INTC 3
317#define INTD 4
318
319#define DIR_IDR 12 /* Interrupt D Pin Offset */
320#define DIR_ICR 8 /* Interrupt C Pin Offset */
321#define DIR_IBR 4 /* Interrupt B Pin Offset */
322#define DIR_IAR 0 /* Interrupt A Pin Offset */
323
324#define PIRQA 0
325#define PIRQB 1
326#define PIRQC 2
327#define PIRQD 3
328#define PIRQE 4
329#define PIRQF 5
330#define PIRQG 6
331#define PIRQH 7
332
333/* IO Buffer Programming */
334#define IOBPIRI 0x2330
335#define IOBPD 0x2334
336#define IOBPS 0x2338
337#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
338#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
339#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
340
Arthur Heymans58a89532018-06-12 22:58:19 +0200341#define D31IP 0x3100 /* 32bit */
342#define D31IP_TTIP 24 /* Thermal Throttle Pin */
343#define D31IP_SIP2 20 /* SATA Pin 2 */
344#define D31IP_UNKIP 16
345#define D31IP_SMIP 12 /* SMBUS Pin */
346#define D31IP_SIP 8 /* SATA Pin */
347#define D30IP 0x3104 /* 32bit */
348#define D30IP_PIP 0 /* PCI Bridge Pin */
349#define D29IP 0x3108 /* 32bit */
350#define D29IP_E1P 0 /* EHCI #1 Pin */
351#define D28IP 0x310c /* 32bit */
352#define D28IP_P8IP 28 /* PCI Express Port 8 */
353#define D28IP_P7IP 24 /* PCI Express Port 7 */
354#define D28IP_P6IP 20 /* PCI Express Port 6 */
355#define D28IP_P5IP 16 /* PCI Express Port 5 */
356#define D28IP_P4IP 12 /* PCI Express Port 4 */
357#define D28IP_P3IP 8 /* PCI Express Port 3 */
358#define D28IP_P2IP 4 /* PCI Express Port 2 */
359#define D28IP_P1IP 0 /* PCI Express Port 1 */
360#define D27IP 0x3110 /* 32bit */
361#define D27IP_ZIP 0 /* HD Audio Pin */
362#define D26IP 0x3114 /* 32bit */
363#define D26IP_E2P 0 /* EHCI #2 Pin */
364#define D25IP 0x3118 /* 32bit */
365#define D25IP_LIP 0 /* GbE LAN Pin */
366#define D22IP 0x3124 /* 32bit */
367#define D22IP_KTIP 12 /* KT Pin */
368#define D22IP_IDERIP 8 /* IDE-R Pin */
369#define D22IP_MEI2IP 4 /* MEI #2 Pin */
370#define D22IP_MEI1IP 0 /* MEI #1 Pin */
371#define D20IP 0x3128 /* 32bit */
372#define D20IP_XHCIIP 0
373#define D31IR 0x3140 /* 16bit */
374#define D30IR 0x3142 /* 16bit */
375#define D29IR 0x3144 /* 16bit */
376#define D28IR 0x3146 /* 16bit */
377#define D27IR 0x3148 /* 16bit */
378#define D26IR 0x314c /* 16bit */
379#define D25IR 0x3150 /* 16bit */
380#define D22IR 0x315c /* 16bit */
381#define D20IR 0x3160 /* 16bit */
382#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100383#define SOFT_RESET_CTRL 0x38f4
384#define SOFT_RESET_DATA 0x38f8
385
Arthur Heymans58a89532018-06-12 22:58:19 +0200386#define DIR_ROUTE(x,a,b,c,d) \
387 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
388 ((b) << DIR_IBR) | ((a) << DIR_IAR))
389
390#define RC 0x3400 /* 32bit */
391#define HPTC 0x3404 /* 32bit */
392#define GCS 0x3410 /* 32bit */
393#define BUC 0x3414 /* 32bit */
394#define PCH_DISABLE_GBE (1 << 5)
395#define FD 0x3418 /* 32bit */
396#define DISPBDF 0x3424 /* 16bit */
397#define FD2 0x3428 /* 32bit */
398#define CG 0x341c /* 32bit */
399
400/* Function Disable 1 RCBA 0x3418 */
401#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
402#define PCH_DISABLE_P2P (1 << 1)
403#define PCH_DISABLE_SATA1 (1 << 2)
404#define PCH_DISABLE_SMBUS (1 << 3)
405#define PCH_DISABLE_HD_AUDIO (1 << 4)
406#define PCH_DISABLE_EHCI2 (1 << 13)
407#define PCH_DISABLE_LPC (1 << 14)
408#define PCH_DISABLE_EHCI1 (1 << 15)
409#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
410#define PCH_DISABLE_THERMAL (1 << 24)
411#define PCH_DISABLE_SATA2 (1 << 25)
412#define PCH_DISABLE_XHCI (1 << 27)
413
414/* Function Disable 2 RCBA 0x3428 */
415#define PCH_DISABLE_KT (1 << 4)
416#define PCH_DISABLE_IDER (1 << 3)
417#define PCH_DISABLE_MEI2 (1 << 2)
418#define PCH_DISABLE_MEI1 (1 << 1)
419#define PCH_ENABLE_DBDF (1 << 0)
420
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100421/* ICH7 PMBASE */
422#define PM1_STS 0x00
423#define WAK_STS (1 << 15)
424#define PCIEXPWAK_STS (1 << 14)
425#define PRBTNOR_STS (1 << 11)
426#define RTC_STS (1 << 10)
427#define PWRBTN_STS (1 << 8)
428#define GBL_STS (1 << 5)
429#define BM_STS (1 << 4)
430#define TMROF_STS (1 << 0)
431#define PM1_EN 0x02
432#define PCIEXPWAK_DIS (1 << 14)
433#define RTC_EN (1 << 10)
434#define PWRBTN_EN (1 << 8)
435#define GBL_EN (1 << 5)
436#define TMROF_EN (1 << 0)
437#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100438#define GBL_RLS (1 << 2)
439#define BM_RLD (1 << 1)
440#define SCI_EN (1 << 0)
441#define PM1_TMR 0x08
442#define PROC_CNT 0x10
443#define LV2 0x14
444#define LV3 0x15
445#define LV4 0x16
446#define PM2_CNT 0x50 // mobile only
447#define GPE0_STS 0x20
448#define PME_B0_STS (1 << 13)
449#define PME_STS (1 << 11)
450#define BATLOW_STS (1 << 10)
451#define PCI_EXP_STS (1 << 9)
452#define RI_STS (1 << 8)
453#define SMB_WAK_STS (1 << 7)
454#define TCOSCI_STS (1 << 6)
455#define SWGPE_STS (1 << 2)
456#define HOT_PLUG_STS (1 << 1)
457#define GPE0_EN 0x28
458#define PME_B0_EN (1 << 13)
459#define PME_EN (1 << 11)
460#define TCOSCI_EN (1 << 6)
461#define SMI_EN 0x30
462#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
463#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
464#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
465#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
466#define MCSMI_EN (1 << 11) // Trap microcontroller range access
467#define BIOS_RLS (1 << 7) // asserts SCI on bit set
468#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
469#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
470#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
471#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
472#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
473#define EOS (1 << 1) // End of SMI (deassert SMI#)
474#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
475#define SMI_STS 0x34
476#define ALT_GP_SMI_EN 0x38
477#define ALT_GP_SMI_STS 0x3a
478#define GPE_CNTL 0x42
479#define DEVACT_STS 0x44
480#define SS_CNT 0x50
481#define C3_RES 0x54
482#define TCO1_STS 0x64
483#define DMISCI_STS (1 << 9)
484#define TCO2_STS 0x66
485
486/*
487 * SPI Opcode Menu setup for SPIBAR lockdown
488 * should support most common flash chips.
489 */
490
491#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
492#define SPI_OPTYPE_0 0x01 /* Write, no address */
493
494#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
495#define SPI_OPTYPE_1 0x03 /* Write, address required */
496
497#define SPI_OPMENU_2 0x03 /* READ: Read Data */
498#define SPI_OPTYPE_2 0x02 /* Read, address required */
499
500#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
501#define SPI_OPTYPE_3 0x00 /* Read, no address */
502
503#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
504#define SPI_OPTYPE_4 0x03 /* Write, address required */
505
506#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
507#define SPI_OPTYPE_5 0x00 /* Read, no address */
508
509#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
510#define SPI_OPTYPE_6 0x03 /* Write, address required */
511
512#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
513#define SPI_OPTYPE_7 0x02 /* Read, address required */
514
515#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
516 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
517#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
518 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
519
520#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
521 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
522 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
523 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
524
525#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
526
527#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
528#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
529#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
530#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
531#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
532#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
533#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
534#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
535#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
536#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
537#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
538#define SPIBAR_FADDR 0x3808 /* SPI flash address */
539#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
540
541#endif /* __ACPI__ */
542#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */