blob: 4f954627e7f33f253d9bd2c1ef1232de3cad2b4a [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov465fc132016-02-25 14:16:33 -08002
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +01003#include <security/vboot/antirollback.h>
Aaron Durbinb4302502016-07-17 17:04:37 -05004#include <arch/symbols.h>
Aaron Durbin31be2c92016-12-03 22:08:20 -06005#include <assert.h>
Aaron Durbind04639b2016-07-17 23:23:59 -05006#include <cbfs.h>
Aaron Durbin27928682016-07-15 22:32:28 -05007#include <cbmem.h>
Patrick Rudolphf677d172018-10-01 19:17:11 +02008#include <cf9_reset.h>
Andrey Petrov465fc132016-02-25 14:16:33 -08009#include <console/console.h>
Furquan Shaikh5aea5882016-07-30 18:10:05 -070010#include <elog.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080011#include <fsp/api.h>
12#include <fsp/util.h>
13#include <memrange.h>
Aaron Durbindecd0622017-12-15 12:26:40 -070014#include <mrc_cache.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050015#include <program_loading.h>
Aaron Durbinb4302502016-07-17 17:04:37 -050016#include <romstage_handoff.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080017#include <string.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050018#include <symbols.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080019#include <timestamp.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020020#include <security/vboot/vboot_common.h>
Shelley Chen9f8ac642020-10-16 12:20:16 -070021#include <security/tpm/tspi.h>
Furquan Shaikh2db5bac2016-11-07 23:57:48 -080022#include <vb2_api.h>
Elyes HAOUASbd1683d2019-05-15 21:05:37 +020023#include <types.h>
Patrick Rudolph40beb362020-12-01 10:08:38 +010024#include <mode_switch.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080025
Kyösti Mälkkic9871502019-09-03 07:03:39 +030026static uint8_t temp_ram[CONFIG_FSP_TEMP_RAM_SIZE] __aligned(sizeof(uint64_t));
27
Aaron Durbinf0ec8242016-07-18 11:24:36 -050028static void save_memory_training_data(bool s3wake, uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -050029{
Aaron Durbinb4302502016-07-17 17:04:37 -050030 size_t mrc_data_size;
31 const void *mrc_data;
Aaron Durbinf0ec8242016-07-18 11:24:36 -050032
Julius Wernercd49cce2019-03-05 16:53:33 -080033 if (!CONFIG(CACHE_MRC_SETTINGS) || s3wake)
Aaron Durbinf0ec8242016-07-18 11:24:36 -050034 return;
35
36 mrc_data = fsp_find_nv_storage_data(&mrc_data_size);
37 if (!mrc_data) {
Julius Wernere9665952022-01-21 17:06:20 -080038 printk(BIOS_ERR, "FSP_NON_VOLATILE_STORAGE_HOB missing!\n");
Aaron Durbinf0ec8242016-07-18 11:24:36 -050039 return;
40 }
41
42 /*
43 * Save MRC Data to CBMEM. By always saving the data this forces
44 * a retrain after a trip through Chrome OS recovery path. The
45 * code which saves the data to flash doesn't write if the latest
46 * training data matches this one.
47 */
Aaron Durbin31be2c92016-12-03 22:08:20 -060048 if (mrc_cache_stash_data(MRC_TRAINING_DATA, fsp_version, mrc_data,
49 mrc_data_size) < 0)
Julius Wernere9665952022-01-21 17:06:20 -080050 printk(BIOS_ERR, "Failed to stash MRC data\n");
Aaron Durbinf0ec8242016-07-18 11:24:36 -050051}
52
Lee Leahy9671faa2016-07-24 18:18:52 -070053static void do_fsp_post_memory_init(bool s3wake, uint32_t fsp_version)
Aaron Durbinf0ec8242016-07-18 11:24:36 -050054{
55 struct range_entry fsp_mem;
Aaron Durbinb4302502016-07-17 17:04:37 -050056
Michael Niewöhnerbc1dbb32019-10-24 22:58:25 +020057 fsp_find_reserved_memory(&fsp_mem);
Aaron Durbinb4302502016-07-17 17:04:37 -050058
59 /* initialize cbmem by adding FSP reserved memory first thing */
60 if (!s3wake) {
61 cbmem_initialize_empty_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
62 range_entry_size(&fsp_mem));
63 } else if (cbmem_initialize_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
64 range_entry_size(&fsp_mem))) {
Julius Wernercd49cce2019-03-05 16:53:33 -080065 if (CONFIG(HAVE_ACPI_RESUME)) {
Julius Wernere9665952022-01-21 17:06:20 -080066 printk(BIOS_ERR, "Failed to recover CBMEM in S3 resume.\n");
Aaron Durbinb4302502016-07-17 17:04:37 -050067 /* Failed S3 resume, reset to come up cleanly */
Patrick Rudolphf677d172018-10-01 19:17:11 +020068 /* FIXME: A "system" reset is likely enough: */
69 full_reset();
Aaron Durbinb4302502016-07-17 17:04:37 -050070 }
71 }
72
73 /* make sure FSP memory is reserved in cbmem */
74 if (range_entry_base(&fsp_mem) !=
75 (uintptr_t)cbmem_find(CBMEM_ID_FSP_RESERVED_MEMORY))
Lee Leahy9671faa2016-07-24 18:18:52 -070076 die("Failed to accommodate FSP reserved memory request!\n");
Aaron Durbinb4302502016-07-17 17:04:37 -050077
Aaron Durbinf0ec8242016-07-18 11:24:36 -050078 save_memory_training_data(s3wake, fsp_version);
Aaron Durbinb4302502016-07-17 17:04:37 -050079
80 /* Create romstage handof information */
Aaron Durbin77e13992016-11-29 17:43:04 -060081 romstage_handoff_init(s3wake);
Aaron Durbinb4302502016-07-17 17:04:37 -050082}
83
Aamir Bohra69cd62c2018-01-08 11:01:34 +053084static void fsp_fill_mrc_cache(FSPM_ARCH_UPD *arch_upd, uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -050085{
Aaron Durbin31be2c92016-12-03 22:08:20 -060086 void *data;
Shelley Chenad9cd682020-07-23 16:10:52 -070087 size_t mrc_size;
Aaron Durbinb4302502016-07-17 17:04:37 -050088
Patrick Rudolph31218a42020-11-30 15:50:06 +010089 arch_upd->NvsBufferPtr = 0;
Aaron Durbinf0ec8242016-07-18 11:24:36 -050090
Julius Wernercd49cce2019-03-05 16:53:33 -080091 if (!CONFIG(CACHE_MRC_SETTINGS))
Aaron Durbinf0ec8242016-07-18 11:24:36 -050092 return;
93
Aaron Durbin31be2c92016-12-03 22:08:20 -060094 /* Assume boot device is memory mapped. */
Julius Wernercd49cce2019-03-05 16:53:33 -080095 assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
Aaron Durbin31be2c92016-12-03 22:08:20 -060096
Shelley Chenad9cd682020-07-23 16:10:52 -070097 data = mrc_cache_current_mmap_leak(MRC_TRAINING_DATA, fsp_version,
98 &mrc_size);
Aaron Durbin31be2c92016-12-03 22:08:20 -060099 if (data == NULL)
100 return;
101
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500102 /* MRC cache found */
Patrick Rudolph31218a42020-11-30 15:50:06 +0100103 arch_upd->NvsBufferPtr = (uintptr_t)data;
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530104
Shelley Chenad9cd682020-07-23 16:10:52 -0700105 printk(BIOS_SPEW, "MRC cache found, size %zx\n", mrc_size);
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500106}
107
Aaron Durbin02e504c2016-07-18 11:53:10 -0500108static enum cb_err check_region_overlap(const struct memranges *ranges,
109 const char *description,
110 uintptr_t begin, uintptr_t end)
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500111{
Aaron Durbin02e504c2016-07-18 11:53:10 -0500112 const struct range_entry *r;
113
114 memranges_each_entry(r, ranges) {
115 if (end <= range_entry_base(r))
116 continue;
117 if (begin >= range_entry_end(r))
118 continue;
Lee Leahyb20d4ba2016-07-31 16:49:28 -0700119 printk(BIOS_CRIT, "'%s' overlaps currently running program: "
Aaron Durbin02e504c2016-07-18 11:53:10 -0500120 "[%p, %p)\n", description, (void *)begin, (void *)end);
121 return CB_ERR;
122 }
123
124 return CB_SUCCESS;
125}
Kyösti Mälkkic9871502019-09-03 07:03:39 +0300126
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530127static enum cb_err setup_fsp_stack_frame(FSPM_ARCH_UPD *arch_upd,
128 const struct memranges *memmap)
Aaron Durbin02e504c2016-07-18 11:53:10 -0500129{
130 uintptr_t stack_begin;
131 uintptr_t stack_end;
132
Aaron Durbinb4302502016-07-17 17:04:37 -0500133 /*
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530134 * FSPM_UPD passed here is populated with default values
135 * provided by the blob itself. We let FSPM use top of CAR
136 * region of the size it requests.
Aaron Durbinb4302502016-07-17 17:04:37 -0500137 */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500138 stack_end = (uintptr_t)_car_region_end;
139 stack_begin = stack_end - arch_upd->StackSize;
Aaron Durbin02e504c2016-07-18 11:53:10 -0500140 if (check_region_overlap(memmap, "FSPM stack", stack_begin,
141 stack_end) != CB_SUCCESS)
142 return CB_ERR;
143
Patrick Rudolph31218a42020-11-30 15:50:06 +0100144 arch_upd->StackBase = stack_begin;
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530145 return CB_SUCCESS;
146}
147
148static enum cb_err fsp_fill_common_arch_params(FSPM_ARCH_UPD *arch_upd,
149 bool s3wake, uint32_t fsp_version,
150 const struct memranges *memmap)
151{
Kyösti Mälkkic9871502019-09-03 07:03:39 +0300152 /*
153 * FSP 2.1 version would use same stack as coreboot instead of
154 * setting up separate stack frame. FSP 2.1 would not relocate stack
155 * top and does not reinitialize stack pointer. The parameters passed
156 * as StackBase and StackSize are actually for temporary RAM and HOBs
157 * and are not related to FSP stack at all.
Felix Held414d7e42020-08-11 22:54:06 +0200158 * Non-CAR FSP 2.0 platforms pass a DRAM location for the FSP stack.
Kyösti Mälkkic9871502019-09-03 07:03:39 +0300159 */
Felix Held414d7e42020-08-11 22:54:06 +0200160 if (CONFIG(FSP_USES_CB_STACK) || !ENV_CACHE_AS_RAM) {
Patrick Rudolph31218a42020-11-30 15:50:06 +0100161 arch_upd->StackBase = (uintptr_t)temp_ram;
Kyösti Mälkkic9871502019-09-03 07:03:39 +0300162 arch_upd->StackSize = sizeof(temp_ram);
163 } else if (setup_fsp_stack_frame(arch_upd, memmap)) {
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530164 return CB_ERR;
Kyösti Mälkkic9871502019-09-03 07:03:39 +0300165 }
Aaron Durbinb4302502016-07-17 17:04:37 -0500166
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530167 fsp_fill_mrc_cache(arch_upd, fsp_version);
Aaron Durbinb4302502016-07-17 17:04:37 -0500168
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530169 /* Configure bootmode */
170 if (s3wake) {
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530171 arch_upd->BootMode = FSP_BOOT_ON_S3_RESUME;
172 } else {
173 if (arch_upd->NvsBufferPtr)
174 arch_upd->BootMode =
175 FSP_BOOT_ASSUMING_NO_CONFIGURATION_CHANGES;
176 else
177 arch_upd->BootMode = FSP_BOOT_WITH_FULL_CONFIGURATION;
178 }
Aaron Durbin02e504c2016-07-18 11:53:10 -0500179
Marshall Dawson22d66ef2019-08-30 14:52:37 -0600180 printk(BIOS_SPEW, "bootmode is set to: %d\n", arch_upd->BootMode);
Aamir Bohra276c06a2017-12-26 17:54:45 +0530181
Aaron Durbin02e504c2016-07-18 11:53:10 -0500182 return CB_SUCCESS;
Aaron Durbinb4302502016-07-17 17:04:37 -0500183}
184
Aaron Durbin64031672018-04-21 14:45:32 -0600185__weak
Aaron Durbina3cecb22017-04-25 21:58:10 -0500186uint8_t fsp_memory_mainboard_version(void)
187{
188 return 0;
189}
190
Aaron Durbin64031672018-04-21 14:45:32 -0600191__weak
Aaron Durbina3cecb22017-04-25 21:58:10 -0500192uint8_t fsp_memory_soc_version(void)
193{
194 return 0;
195}
196
197/*
198 * Allow SoC and/or mainboard to bump the revision of the FSP setting
199 * number. The FSP spec uses the low 8 bits as the build number. Take over
200 * bits 3:0 for the SoC setting and bits 7:4 for the mainboard. That way
201 * a tweak in the settings will bump the version used to track the cached
202 * setting which triggers retraining when the FSP version hasn't changed, but
203 * the SoC or mainboard settings have.
204 */
205static uint32_t fsp_memory_settings_version(const struct fsp_header *hdr)
206{
207 /* Use the full FSP version by default. */
Julian Schroeder8a576f62021-11-02 16:32:28 -0500208 uint32_t ver = hdr->image_revision;
Aaron Durbina3cecb22017-04-25 21:58:10 -0500209
Julius Wernercd49cce2019-03-05 16:53:33 -0800210 if (!CONFIG(FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS))
Aaron Durbina3cecb22017-04-25 21:58:10 -0500211 return ver;
212
213 ver &= ~0xff;
214 ver |= (0xf & fsp_memory_mainboard_version()) << 4;
215 ver |= (0xf & fsp_memory_soc_version()) << 0;
216
217 return ver;
218}
219
Aaron Durbinecbfa992020-05-15 17:01:58 -0600220struct fspm_context {
221 struct fsp_header header;
222 struct memranges memmap;
223};
224
225static void do_fsp_memory_init(const struct fspm_context *context, bool s3wake)
Andrey Petrov465fc132016-02-25 14:16:33 -0800226{
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700227 uint32_t status;
Andrey Petrov465fc132016-02-25 14:16:33 -0800228 fsp_memory_init_fn fsp_raminit;
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700229 FSPM_UPD fspm_upd, *upd;
230 FSPM_ARCH_UPD *arch_upd;
Aaron Durbina3cecb22017-04-25 21:58:10 -0500231 uint32_t fsp_version;
Aaron Durbinecbfa992020-05-15 17:01:58 -0600232 const struct fsp_header *hdr = &context->header;
233 const struct memranges *memmap = &context->memmap;
Andrey Petrov465fc132016-02-25 14:16:33 -0800234
Furquan Shaikh585210a2018-10-16 11:54:37 -0700235 post_code(POST_MEM_PREINIT_PREP_START);
Andrey Petrov465fc132016-02-25 14:16:33 -0800236
Aaron Durbina3cecb22017-04-25 21:58:10 -0500237 fsp_version = fsp_memory_settings_version(hdr);
238
Patrick Rudolph31218a42020-11-30 15:50:06 +0100239 upd = (FSPM_UPD *)(uintptr_t)(hdr->cfg_region_offset + hdr->image_base);
Andrey Petrov465fc132016-02-25 14:16:33 -0800240
Felix Helda0955952021-02-02 21:30:25 +0100241 /*
242 * Verify UPD region size. We don't have malloc before ramstage, so we
243 * use a static buffer for the FSP-M UPDs which is sizeof(FSPM_UPD)
244 * bytes long, since that is the value known at compile time. If
245 * hdr->cfg_region_size is bigger than that, not all UPD defaults will
246 * be copied, so it'll contain random data at the end, so we just call
247 * die() in that case. If hdr->cfg_region_size is smaller than that,
248 * there's a mismatch between the FSP and the header, but since it will
249 * copy the full UPD defaults to the buffer, we try to continue and
250 * hope that there was no incompatible change in the UPDs.
251 */
252 if (hdr->cfg_region_size > sizeof(FSPM_UPD))
253 die("FSP-M UPD size is larger than FSPM_UPD struct size.\n");
254 if (hdr->cfg_region_size < sizeof(FSPM_UPD))
255 printk(BIOS_ERR, "FSP-M UPD size is smaller than FSPM_UPD struct size. "
256 "Check if the FSP binary matches the FSP headers.\n");
257
Felix Held88995982021-01-28 22:43:52 +0100258 fsp_verify_upd_header_signature(upd->FspUpdHeader.Signature, FSPM_UPD_SIGNATURE);
Andrey Petrov465fc132016-02-25 14:16:33 -0800259
260 /* Copy the default values from the UPD area */
261 memcpy(&fspm_upd, upd, sizeof(fspm_upd));
262
Aaron Durbin02e504c2016-07-18 11:53:10 -0500263 arch_upd = &fspm_upd.FspmArchUpd;
264
Aaron Durbin27928682016-07-15 22:32:28 -0500265 /* Reserve enough memory under TOLUD to save CBMEM header */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500266 arch_upd->BootLoaderTolumSize = cbmem_overhead_size();
Aaron Durbin27928682016-07-15 22:32:28 -0500267
Aaron Durbinb4302502016-07-17 17:04:37 -0500268 /* Fill common settings on behalf of chipset. */
Aaron Durbina3cecb22017-04-25 21:58:10 -0500269 if (fsp_fill_common_arch_params(arch_upd, s3wake, fsp_version,
Aaron Durbin02e504c2016-07-18 11:53:10 -0500270 memmap) != CB_SUCCESS)
Keith Shortbb41aba2019-05-16 14:07:43 -0600271 die_with_post_code(POST_INVALID_VENDOR_BINARY,
272 "FSPM_ARCH_UPD not found!\n");
Aaron Durbinb4302502016-07-17 17:04:37 -0500273
Andrey Petrov465fc132016-02-25 14:16:33 -0800274 /* Give SoC and mainboard a chance to update the UPD */
Aaron Durbina3cecb22017-04-25 21:58:10 -0500275 platform_fsp_memory_init_params_cb(&fspm_upd, fsp_version);
Andrey Petrov465fc132016-02-25 14:16:33 -0800276
Furquan Shaikhdbce8ba2020-06-05 19:17:00 -0700277 /*
278 * For S3 resume case, if valid mrc cache data is not found or
279 * RECOVERY_MRC_CACHE hash verification fails, the S3 data
280 * pointer would be null and S3 resume fails with fsp-m
281 * returning error. Invoking a reset here saves time.
282 */
283 if (s3wake && !arch_upd->NvsBufferPtr)
284 /* FIXME: A "system" reset is likely enough: */
285 full_reset();
286
Julius Wernercd49cce2019-03-05 16:53:33 -0800287 if (CONFIG(MMA))
Pratik Prajapatiffc934d2016-11-18 14:36:34 -0800288 setup_mma(&fspm_upd.FspmConfig);
289
Furquan Shaikh585210a2018-10-16 11:54:37 -0700290 post_code(POST_MEM_PREINIT_PREP_END);
291
Andrey Petrov465fc132016-02-25 14:16:33 -0800292 /* Call FspMemoryInit */
Julian Schroeder8a576f62021-11-02 16:32:28 -0500293 fsp_raminit = (void *)(uintptr_t)(hdr->image_base + hdr->fsp_memory_init_entry_offset);
Lee Leahyac3b0a62016-07-27 07:40:25 -0700294 fsp_debug_before_memory_init(fsp_raminit, upd, &fspm_upd);
Andrey Petrov465fc132016-02-25 14:16:33 -0800295
Alexandru Gagniucc4ea8f72016-05-23 12:16:58 -0700296 post_code(POST_FSP_MEMORY_INIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800297 timestamp_add_now(TS_FSP_MEMORY_INIT_START);
Patrick Rudolph31218a42020-11-30 15:50:06 +0100298 if (ENV_X86_64 && CONFIG(PLATFORM_USES_FSP2_X86_32))
Patrick Rudolph40beb362020-12-01 10:08:38 +0100299 status = protected_mode_call_2arg(fsp_raminit,
300 (uintptr_t)&fspm_upd,
301 (uintptr_t)fsp_get_hob_list_ptr());
302 else
303 status = fsp_raminit(&fspm_upd, fsp_get_hob_list_ptr());
304
Subrata Banik0755ab92017-07-12 15:31:06 +0530305 post_code(POST_FSP_MEMORY_EXIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800306 timestamp_add_now(TS_FSP_MEMORY_INIT_END);
307
Lee Leahy9671faa2016-07-24 18:18:52 -0700308 /* Handle any errors returned by FspMemoryInit */
Aaron Durbinf41f2aa2016-07-18 12:03:58 -0500309 fsp_handle_reset(status);
Lee Leahy9671faa2016-07-24 18:18:52 -0700310 if (status != FSP_SUCCESS) {
Keith Short24302632019-05-16 14:08:31 -0600311 die_with_post_code(POST_RAM_FAILURE,
Angel Pons2b1f8d42022-01-01 17:20:00 +0100312 "FspMemoryInit returned with error 0x%08x!\n", status);
Lee Leahy9671faa2016-07-24 18:18:52 -0700313 }
Aaron Durbinf41f2aa2016-07-18 12:03:58 -0500314
Aaron Durbina3cecb22017-04-25 21:58:10 -0500315 do_fsp_post_memory_init(s3wake, fsp_version);
Matthew Garrett78b58a42018-07-28 16:53:16 -0700316
317 /*
318 * fsp_debug_after_memory_init() checks whether the end of the tolum
319 * region is the same as the top of cbmem, so must be called here
320 * after cbmem has been initialised in do_fsp_post_memory_init().
321 */
322 fsp_debug_after_memory_init(status);
Andrey Petrov465fc132016-02-25 14:16:33 -0800323}
324
Julius Werner8205ce62021-03-10 17:25:01 -0800325static void *fspm_allocator(void *arg, size_t size, const union cbfs_mdata *unused)
Aaron Durbind04639b2016-07-17 23:23:59 -0500326{
Julius Werner8205ce62021-03-10 17:25:01 -0800327 const struct fsp_load_descriptor *fspld = arg;
Aaron Durbinecbfa992020-05-15 17:01:58 -0600328 struct fspm_context *context = fspld->arg;
Aaron Durbinecbfa992020-05-15 17:01:58 -0600329 struct memranges *memmap = &context->memmap;
Aaron Durbind04639b2016-07-17 23:23:59 -0500330
Aaron Durbinecbfa992020-05-15 17:01:58 -0600331 /* Non XIP FSP-M uses FSP-M address */
Julius Werner8205ce62021-03-10 17:25:01 -0800332 uintptr_t fspm_begin = (uintptr_t)CONFIG_FSP_M_ADDR;
333 uintptr_t fspm_end = fspm_begin + size;
Aaron Durbinecbfa992020-05-15 17:01:58 -0600334
335 if (check_region_overlap(memmap, "FSPM", fspm_begin, fspm_end) != CB_SUCCESS)
Julius Werner8205ce62021-03-10 17:25:01 -0800336 return NULL;
Aaron Durbinecbfa992020-05-15 17:01:58 -0600337
Julius Werner8205ce62021-03-10 17:25:01 -0800338 return (void *)fspm_begin;
Aaron Durbind04639b2016-07-17 23:23:59 -0500339}
340
Raul E Rangel15928462021-11-05 10:29:24 -0600341void preload_fspm(void)
342{
343 if (!CONFIG(CBFS_PRELOAD))
344 return;
345
346 printk(BIOS_DEBUG, "Preloading %s\n", CONFIG_FSP_M_CBFS);
347 cbfs_preload(CONFIG_FSP_M_CBFS);
348}
349
Lee Leahy9671faa2016-07-24 18:18:52 -0700350void fsp_memory_init(bool s3wake)
Andrey Petrov465fc132016-02-25 14:16:33 -0800351{
Marshall Dawsone3aa4242019-10-16 21:53:21 -0600352 struct range_entry prog_ranges[2];
Aaron Durbinecbfa992020-05-15 17:01:58 -0600353 struct fspm_context context;
354 struct fsp_load_descriptor fspld = {
355 .fsp_prog = PROG_INIT(PROG_REFCODE, CONFIG_FSP_M_CBFS),
Aaron Durbinecbfa992020-05-15 17:01:58 -0600356 .arg = &context,
357 };
358 struct fsp_header *hdr = &context.header;
359 struct memranges *memmap = &context.memmap;
Andrey Petrov465fc132016-02-25 14:16:33 -0800360
Julius Werner8205ce62021-03-10 17:25:01 -0800361 /* For FSP-M XIP we leave alloc NULL to get a direct mapping to flash. */
362 if (!CONFIG(FSP_M_XIP))
363 fspld.alloc = fspm_allocator;
364
Kyösti Mälkki7f50afb2019-09-11 17:12:26 +0300365 elog_boot_notify(s3wake);
Furquan Shaikh5aea5882016-07-30 18:10:05 -0700366
Aaron Durbin02e504c2016-07-18 11:53:10 -0500367 /* Build up memory map of romstage address space including CAR. */
Aaron Durbinecbfa992020-05-15 17:01:58 -0600368 memranges_init_empty(memmap, &prog_ranges[0], ARRAY_SIZE(prog_ranges));
Marshall Dawsone3aa4242019-10-16 21:53:21 -0600369 if (ENV_CACHE_AS_RAM)
Aaron Durbinecbfa992020-05-15 17:01:58 -0600370 memranges_insert(memmap, (uintptr_t)_car_region_start,
Marshall Dawsone3aa4242019-10-16 21:53:21 -0600371 _car_unallocated_start - _car_region_start, 0);
Aaron Durbinecbfa992020-05-15 17:01:58 -0600372 memranges_insert(memmap, (uintptr_t)_program, REGION_SIZE(program), 0);
Aaron Durbin02e504c2016-07-18 11:53:10 -0500373
Martin Roth146508d2021-04-30 16:45:08 -0600374 timestamp_add_now(TS_FSP_MEMORY_INIT_LOAD);
Aaron Durbinecbfa992020-05-15 17:01:58 -0600375 if (fsp_load_component(&fspld, hdr) != CB_SUCCESS)
376 die("FSPM not available or failed to load!\n");
Andrey Petrov465fc132016-02-25 14:16:33 -0800377
Julius Werner8205ce62021-03-10 17:25:01 -0800378 if (CONFIG(FSP_M_XIP) && (uintptr_t)prog_start(&fspld.fsp_prog) != hdr->image_base)
379 die("FSPM XIP base does not match: %p vs %p\n",
380 (void *)(uintptr_t)hdr->image_base, prog_start(&fspld.fsp_prog));
381
Jakub Czapigaad6157e2022-02-15 11:50:31 +0100382 timestamp_add_now(TS_INITRAM_START);
Kyösti Mälkki216db612019-09-11 09:57:14 +0300383
Aaron Durbinecbfa992020-05-15 17:01:58 -0600384 do_fsp_memory_init(&context, s3wake);
Kyösti Mälkki0889e932019-08-18 07:40:43 +0300385
Jakub Czapigaad6157e2022-02-15 11:50:31 +0100386 timestamp_add_now(TS_INITRAM_END);
Andrey Petrov465fc132016-02-25 14:16:33 -0800387}