blob: 449b57d03ebbce9eeae07eb597d75c680674d1d6 [file] [log] [blame]
Andrey Petrov465fc132016-02-25 14:16:33 -08001/*
2 * This file is part of the coreboot project.
3 *
Lee Leahy47bd2d92016-07-24 18:12:16 -07004 * Copyright (C) 2015-2016 Intel Corp.
Andrey Petrov465fc132016-02-25 14:16:33 -08005 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
6 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +010014#include <security/vboot/antirollback.h>
Aaron Durbinb4302502016-07-17 17:04:37 -050015#include <arch/symbols.h>
Aaron Durbin31be2c92016-12-03 22:08:20 -060016#include <assert.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050017#include <cbfs.h>
Aaron Durbin27928682016-07-15 22:32:28 -050018#include <cbmem.h>
Patrick Rudolphf677d172018-10-01 19:17:11 +020019#include <cf9_reset.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080020#include <console/console.h>
Furquan Shaikh5aea5882016-07-30 18:10:05 -070021#include <elog.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080022#include <fsp/api.h>
23#include <fsp/util.h>
24#include <memrange.h>
Aaron Durbindecd0622017-12-15 12:26:40 -070025#include <mrc_cache.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050026#include <program_loading.h>
Aaron Durbinb4302502016-07-17 17:04:37 -050027#include <romstage_handoff.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080028#include <string.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050029#include <symbols.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080030#include <timestamp.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020031#include <security/vboot/vboot_common.h>
Philipp Deppenwiese80961af2018-02-27 22:14:34 +010032#include <security/tpm/tspi.h>
Furquan Shaikh2db5bac2016-11-07 23:57:48 -080033#include <vb2_api.h>
Philipp Deppenwiese80961af2018-02-27 22:14:34 +010034#include <fsp/memory_init.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080035
Joel Kitching2c8243c2019-03-11 17:47:24 +080036/* TPM MRC hash functionality depends on vboot starting before memory init. */
37_Static_assert(!CONFIG(FSP2_0_USES_TPM_MRC_HASH) ||
38 CONFIG(VBOOT_STARTS_IN_BOOTBLOCK),
39 "for TPM MRC hash functionality, vboot must start in bootblock");
40
Aaron Durbinf0ec8242016-07-18 11:24:36 -050041static void save_memory_training_data(bool s3wake, uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -050042{
Aaron Durbinb4302502016-07-17 17:04:37 -050043 size_t mrc_data_size;
44 const void *mrc_data;
Aaron Durbinf0ec8242016-07-18 11:24:36 -050045
Julius Wernercd49cce2019-03-05 16:53:33 -080046 if (!CONFIG(CACHE_MRC_SETTINGS) || s3wake)
Aaron Durbinf0ec8242016-07-18 11:24:36 -050047 return;
48
49 mrc_data = fsp_find_nv_storage_data(&mrc_data_size);
50 if (!mrc_data) {
51 printk(BIOS_ERR, "Couldn't find memory training data HOB.\n");
52 return;
53 }
54
55 /*
56 * Save MRC Data to CBMEM. By always saving the data this forces
57 * a retrain after a trip through Chrome OS recovery path. The
58 * code which saves the data to flash doesn't write if the latest
59 * training data matches this one.
60 */
Aaron Durbin31be2c92016-12-03 22:08:20 -060061 if (mrc_cache_stash_data(MRC_TRAINING_DATA, fsp_version, mrc_data,
62 mrc_data_size) < 0)
63 printk(BIOS_ERR, "Failed to stash MRC data\n");
Furquan Shaikh2db5bac2016-11-07 23:57:48 -080064
Julius Wernercd49cce2019-03-05 16:53:33 -080065 if (CONFIG(FSP2_0_USES_TPM_MRC_HASH))
Philipp Deppenwiese80961af2018-02-27 22:14:34 +010066 mrc_cache_update_hash(mrc_data, mrc_data_size);
Aaron Durbinf0ec8242016-07-18 11:24:36 -050067}
68
Lee Leahy9671faa2016-07-24 18:18:52 -070069static void do_fsp_post_memory_init(bool s3wake, uint32_t fsp_version)
Aaron Durbinf0ec8242016-07-18 11:24:36 -050070{
71 struct range_entry fsp_mem;
Aaron Durbinb4302502016-07-17 17:04:37 -050072
Lee Leahy52d0c682016-08-01 15:47:42 -070073 if (fsp_find_reserved_memory(&fsp_mem))
74 die("Failed to find FSP_RESERVED_MEMORY_RESOURCE_HOB!\n");
Aaron Durbinb4302502016-07-17 17:04:37 -050075
76 /* initialize cbmem by adding FSP reserved memory first thing */
77 if (!s3wake) {
78 cbmem_initialize_empty_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
79 range_entry_size(&fsp_mem));
80 } else if (cbmem_initialize_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
81 range_entry_size(&fsp_mem))) {
Julius Wernercd49cce2019-03-05 16:53:33 -080082 if (CONFIG(HAVE_ACPI_RESUME)) {
Lee Leahyb20d4ba2016-07-31 16:49:28 -070083 printk(BIOS_ERR,
Lee Leahyac3b0a62016-07-27 07:40:25 -070084 "Failed to recover CBMEM in S3 resume.\n");
Aaron Durbinb4302502016-07-17 17:04:37 -050085 /* Failed S3 resume, reset to come up cleanly */
Patrick Rudolphf677d172018-10-01 19:17:11 +020086 /* FIXME: A "system" reset is likely enough: */
87 full_reset();
Aaron Durbinb4302502016-07-17 17:04:37 -050088 }
89 }
90
91 /* make sure FSP memory is reserved in cbmem */
92 if (range_entry_base(&fsp_mem) !=
93 (uintptr_t)cbmem_find(CBMEM_ID_FSP_RESERVED_MEMORY))
Lee Leahy9671faa2016-07-24 18:18:52 -070094 die("Failed to accommodate FSP reserved memory request!\n");
Aaron Durbinb4302502016-07-17 17:04:37 -050095
Aaron Durbinf0ec8242016-07-18 11:24:36 -050096 save_memory_training_data(s3wake, fsp_version);
Aaron Durbinb4302502016-07-17 17:04:37 -050097
98 /* Create romstage handof information */
Aaron Durbin77e13992016-11-29 17:43:04 -060099 romstage_handoff_init(s3wake);
Aaron Durbinb4302502016-07-17 17:04:37 -0500100}
101
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530102static void fsp_fill_mrc_cache(FSPM_ARCH_UPD *arch_upd, uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -0500103{
Aaron Durbin31be2c92016-12-03 22:08:20 -0600104 struct region_device rdev;
105 void *data;
Aaron Durbinb4302502016-07-17 17:04:37 -0500106
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500107 arch_upd->NvsBufferPtr = NULL;
108
Julius Wernercd49cce2019-03-05 16:53:33 -0800109 if (!CONFIG(CACHE_MRC_SETTINGS))
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500110 return;
111
Aaron Durbin31be2c92016-12-03 22:08:20 -0600112 /*
113 * In recovery mode, force retraining:
114 * 1. Recovery cache is not supported, or
115 * 2. Memory retrain switch is set.
116 */
117 if (vboot_recovery_mode_enabled()) {
Julius Wernercd49cce2019-03-05 16:53:33 -0800118 if (!CONFIG(HAS_RECOVERY_MRC_CACHE))
Aaron Durbin31be2c92016-12-03 22:08:20 -0600119 return;
120 if (vboot_recovery_mode_memory_retrain())
121 return;
122 }
Aaron Durbin98ea6362016-07-18 11:31:53 -0500123
Aaron Durbin31be2c92016-12-03 22:08:20 -0600124 if (mrc_cache_get_current(MRC_TRAINING_DATA, fsp_version, &rdev) < 0)
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500125 return;
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500126
Aaron Durbin31be2c92016-12-03 22:08:20 -0600127 /* Assume boot device is memory mapped. */
Julius Wernercd49cce2019-03-05 16:53:33 -0800128 assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
Aaron Durbin31be2c92016-12-03 22:08:20 -0600129 data = rdev_mmap_full(&rdev);
130
131 if (data == NULL)
132 return;
133
Julius Wernercd49cce2019-03-05 16:53:33 -0800134 if (CONFIG(FSP2_0_USES_TPM_MRC_HASH) &&
Philipp Deppenwiese80961af2018-02-27 22:14:34 +0100135 !mrc_cache_verify_hash(data, region_device_sz(&rdev)))
Furquan Shaikh2db5bac2016-11-07 23:57:48 -0800136 return;
137
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500138 /* MRC cache found */
Aaron Durbin31be2c92016-12-03 22:08:20 -0600139 arch_upd->NvsBufferPtr = data;
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530140
141 printk(BIOS_SPEW, "MRC cache found, size %zx\n",
142 region_device_sz(&rdev));
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500143}
144
Aaron Durbin02e504c2016-07-18 11:53:10 -0500145static enum cb_err check_region_overlap(const struct memranges *ranges,
146 const char *description,
147 uintptr_t begin, uintptr_t end)
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500148{
Aaron Durbin02e504c2016-07-18 11:53:10 -0500149 const struct range_entry *r;
150
151 memranges_each_entry(r, ranges) {
152 if (end <= range_entry_base(r))
153 continue;
154 if (begin >= range_entry_end(r))
155 continue;
Lee Leahyb20d4ba2016-07-31 16:49:28 -0700156 printk(BIOS_CRIT, "'%s' overlaps currently running program: "
Aaron Durbin02e504c2016-07-18 11:53:10 -0500157 "[%p, %p)\n", description, (void *)begin, (void *)end);
158 return CB_ERR;
159 }
160
161 return CB_SUCCESS;
162}
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530163static enum cb_err setup_fsp_stack_frame(FSPM_ARCH_UPD *arch_upd,
164 const struct memranges *memmap)
Aaron Durbin02e504c2016-07-18 11:53:10 -0500165{
166 uintptr_t stack_begin;
167 uintptr_t stack_end;
168
Aaron Durbinb4302502016-07-17 17:04:37 -0500169 /*
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530170 * FSP 2.1 version would use same stack as coreboot instead of
171 * setting up seprate stack frame. FSP 2.1 would not relocate stack
172 * top and does not reinitialize stack pointer.
173 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800174 if (CONFIG(FSP_USES_CB_STACK)) {
Subrata Banik51c85322019-03-27 18:17:13 +0530175 arch_upd->StackBase = (void *)_car_stack_start;
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530176 arch_upd->StackSize = CONFIG_DCACHE_BSP_STACK_SIZE;
177 return CB_SUCCESS;
178 }
179
180 /*
181 * FSPM_UPD passed here is populated with default values
182 * provided by the blob itself. We let FSPM use top of CAR
183 * region of the size it requests.
Aaron Durbinb4302502016-07-17 17:04:37 -0500184 */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500185 stack_end = (uintptr_t)_car_region_end;
186 stack_begin = stack_end - arch_upd->StackSize;
Aaron Durbin02e504c2016-07-18 11:53:10 -0500187 if (check_region_overlap(memmap, "FSPM stack", stack_begin,
188 stack_end) != CB_SUCCESS)
189 return CB_ERR;
190
191 arch_upd->StackBase = (void *)stack_begin;
Aamir Bohra6d569e0c2018-08-27 13:36:15 +0530192 return CB_SUCCESS;
193}
194
195static enum cb_err fsp_fill_common_arch_params(FSPM_ARCH_UPD *arch_upd,
196 bool s3wake, uint32_t fsp_version,
197 const struct memranges *memmap)
198{
199 if (setup_fsp_stack_frame(arch_upd, memmap))
200 return CB_ERR;
Aaron Durbinb4302502016-07-17 17:04:37 -0500201
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530202 fsp_fill_mrc_cache(arch_upd, fsp_version);
Aaron Durbinb4302502016-07-17 17:04:37 -0500203
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530204 /* Configure bootmode */
205 if (s3wake) {
206 /*
207 * For S3 resume case, if valid mrc cache data is not found or
208 * RECOVERY_MRC_CACHE hash verification fails, the S3 data
209 * pointer would be null and S3 resume fails with fsp-m
210 * returning error. Invoking a reset here saves time.
211 */
212 if (!arch_upd->NvsBufferPtr)
Patrick Rudolphf677d172018-10-01 19:17:11 +0200213 /* FIXME: A "system" reset is likely enough: */
214 full_reset();
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530215 arch_upd->BootMode = FSP_BOOT_ON_S3_RESUME;
216 } else {
217 if (arch_upd->NvsBufferPtr)
218 arch_upd->BootMode =
219 FSP_BOOT_ASSUMING_NO_CONFIGURATION_CHANGES;
220 else
221 arch_upd->BootMode = FSP_BOOT_WITH_FULL_CONFIGURATION;
222 }
Aaron Durbin02e504c2016-07-18 11:53:10 -0500223
Aamir Bohra69cd62c2018-01-08 11:01:34 +0530224 printk(BIOS_SPEW, "bootmode is set to :%d\n", arch_upd->BootMode);
Aamir Bohra276c06a2017-12-26 17:54:45 +0530225
Aaron Durbin02e504c2016-07-18 11:53:10 -0500226 return CB_SUCCESS;
Aaron Durbinb4302502016-07-17 17:04:37 -0500227}
228
Aaron Durbin64031672018-04-21 14:45:32 -0600229__weak
Aaron Durbina3cecb22017-04-25 21:58:10 -0500230uint8_t fsp_memory_mainboard_version(void)
231{
232 return 0;
233}
234
Aaron Durbin64031672018-04-21 14:45:32 -0600235__weak
Aaron Durbina3cecb22017-04-25 21:58:10 -0500236uint8_t fsp_memory_soc_version(void)
237{
238 return 0;
239}
240
241/*
242 * Allow SoC and/or mainboard to bump the revision of the FSP setting
243 * number. The FSP spec uses the low 8 bits as the build number. Take over
244 * bits 3:0 for the SoC setting and bits 7:4 for the mainboard. That way
245 * a tweak in the settings will bump the version used to track the cached
246 * setting which triggers retraining when the FSP version hasn't changed, but
247 * the SoC or mainboard settings have.
248 */
249static uint32_t fsp_memory_settings_version(const struct fsp_header *hdr)
250{
251 /* Use the full FSP version by default. */
252 uint32_t ver = hdr->fsp_revision;
253
Julius Wernercd49cce2019-03-05 16:53:33 -0800254 if (!CONFIG(FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS))
Aaron Durbina3cecb22017-04-25 21:58:10 -0500255 return ver;
256
257 ver &= ~0xff;
258 ver |= (0xf & fsp_memory_mainboard_version()) << 4;
259 ver |= (0xf & fsp_memory_soc_version()) << 0;
260
261 return ver;
262}
263
Lee Leahy9671faa2016-07-24 18:18:52 -0700264static void do_fsp_memory_init(struct fsp_header *hdr, bool s3wake,
Aaron Durbin02e504c2016-07-18 11:53:10 -0500265 const struct memranges *memmap)
Andrey Petrov465fc132016-02-25 14:16:33 -0800266{
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700267 uint32_t status;
Andrey Petrov465fc132016-02-25 14:16:33 -0800268 fsp_memory_init_fn fsp_raminit;
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700269 FSPM_UPD fspm_upd, *upd;
270 FSPM_ARCH_UPD *arch_upd;
Aaron Durbina3cecb22017-04-25 21:58:10 -0500271 uint32_t fsp_version;
Andrey Petrov465fc132016-02-25 14:16:33 -0800272
Furquan Shaikh585210a2018-10-16 11:54:37 -0700273 post_code(POST_MEM_PREINIT_PREP_START);
Andrey Petrov465fc132016-02-25 14:16:33 -0800274
Aaron Durbina3cecb22017-04-25 21:58:10 -0500275 fsp_version = fsp_memory_settings_version(hdr);
276
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700277 upd = (FSPM_UPD *)(hdr->cfg_region_offset + hdr->image_base);
Andrey Petrov465fc132016-02-25 14:16:33 -0800278
Lee Leahye686ee82017-03-10 08:45:30 -0800279 if (upd->FspUpdHeader.Signature != FSPM_UPD_SIGNATURE)
Keith Shortbb41aba2019-05-16 14:07:43 -0600280 die_with_post_code(POST_INVALID_VENDOR_BINARY,
281 "Invalid FSPM signature!\n");
Andrey Petrov465fc132016-02-25 14:16:33 -0800282
283 /* Copy the default values from the UPD area */
284 memcpy(&fspm_upd, upd, sizeof(fspm_upd));
285
Aaron Durbin02e504c2016-07-18 11:53:10 -0500286 arch_upd = &fspm_upd.FspmArchUpd;
287
Aaron Durbin27928682016-07-15 22:32:28 -0500288 /* Reserve enough memory under TOLUD to save CBMEM header */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500289 arch_upd->BootLoaderTolumSize = cbmem_overhead_size();
Aaron Durbin27928682016-07-15 22:32:28 -0500290
Aaron Durbinb4302502016-07-17 17:04:37 -0500291 /* Fill common settings on behalf of chipset. */
Aaron Durbina3cecb22017-04-25 21:58:10 -0500292 if (fsp_fill_common_arch_params(arch_upd, s3wake, fsp_version,
Aaron Durbin02e504c2016-07-18 11:53:10 -0500293 memmap) != CB_SUCCESS)
Keith Shortbb41aba2019-05-16 14:07:43 -0600294 die_with_post_code(POST_INVALID_VENDOR_BINARY,
295 "FSPM_ARCH_UPD not found!\n");
Aaron Durbinb4302502016-07-17 17:04:37 -0500296
Andrey Petrov465fc132016-02-25 14:16:33 -0800297 /* Give SoC and mainboard a chance to update the UPD */
Aaron Durbina3cecb22017-04-25 21:58:10 -0500298 platform_fsp_memory_init_params_cb(&fspm_upd, fsp_version);
Andrey Petrov465fc132016-02-25 14:16:33 -0800299
Julius Wernercd49cce2019-03-05 16:53:33 -0800300 if (CONFIG(MMA))
Pratik Prajapatiffc934d2016-11-18 14:36:34 -0800301 setup_mma(&fspm_upd.FspmConfig);
302
Furquan Shaikh585210a2018-10-16 11:54:37 -0700303 post_code(POST_MEM_PREINIT_PREP_END);
304
Andrey Petrov465fc132016-02-25 14:16:33 -0800305 /* Call FspMemoryInit */
306 fsp_raminit = (void *)(hdr->image_base + hdr->memory_init_entry_offset);
Lee Leahyac3b0a62016-07-27 07:40:25 -0700307 fsp_debug_before_memory_init(fsp_raminit, upd, &fspm_upd);
Andrey Petrov465fc132016-02-25 14:16:33 -0800308
Alexandru Gagniucc4ea8f72016-05-23 12:16:58 -0700309 post_code(POST_FSP_MEMORY_INIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800310 timestamp_add_now(TS_FSP_MEMORY_INIT_START);
Lee Leahyac3b0a62016-07-27 07:40:25 -0700311 status = fsp_raminit(&fspm_upd, fsp_get_hob_list_ptr());
Subrata Banik0755ab92017-07-12 15:31:06 +0530312 post_code(POST_FSP_MEMORY_EXIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800313 timestamp_add_now(TS_FSP_MEMORY_INIT_END);
314
Lee Leahy9671faa2016-07-24 18:18:52 -0700315 /* Handle any errors returned by FspMemoryInit */
Aaron Durbinf41f2aa2016-07-18 12:03:58 -0500316 fsp_handle_reset(status);
Lee Leahy9671faa2016-07-24 18:18:52 -0700317 if (status != FSP_SUCCESS) {
Lee Leahyb20d4ba2016-07-31 16:49:28 -0700318 printk(BIOS_CRIT, "FspMemoryInit returned 0x%08x\n", status);
Lee Leahy9671faa2016-07-24 18:18:52 -0700319 die("FspMemoryInit returned an error!\n");
320 }
Aaron Durbinf41f2aa2016-07-18 12:03:58 -0500321
Aaron Durbina3cecb22017-04-25 21:58:10 -0500322 do_fsp_post_memory_init(s3wake, fsp_version);
Matthew Garrett78b58a42018-07-28 16:53:16 -0700323
324 /*
325 * fsp_debug_after_memory_init() checks whether the end of the tolum
326 * region is the same as the top of cbmem, so must be called here
327 * after cbmem has been initialised in do_fsp_post_memory_init().
328 */
329 fsp_debug_after_memory_init(status);
Andrey Petrov465fc132016-02-25 14:16:33 -0800330}
331
Aaron Durbind04639b2016-07-17 23:23:59 -0500332/* Load the binary into the memory specified by the info header. */
333static enum cb_err load_fspm_mem(struct fsp_header *hdr,
Aaron Durbin02e504c2016-07-18 11:53:10 -0500334 const struct region_device *rdev,
335 const struct memranges *memmap)
Aaron Durbind04639b2016-07-17 23:23:59 -0500336{
Aaron Durbind04639b2016-07-17 23:23:59 -0500337 uintptr_t fspm_begin;
338 uintptr_t fspm_end;
339
340 if (fsp_validate_component(hdr, rdev) != CB_SUCCESS)
341 return CB_ERR;
342
343 fspm_begin = hdr->image_base;
344 fspm_end = fspm_begin + hdr->image_size;
345
Aaron Durbin02e504c2016-07-18 11:53:10 -0500346 if (check_region_overlap(memmap, "FSPM", fspm_begin, fspm_end) !=
347 CB_SUCCESS)
Aaron Durbind04639b2016-07-17 23:23:59 -0500348 return CB_ERR;
Aaron Durbind04639b2016-07-17 23:23:59 -0500349
350 /* Load binary into memory at provided address. */
351 if (rdev_readat(rdev, (void *)fspm_begin, 0, fspm_end - fspm_begin) < 0)
352 return CB_ERR;
353
354 return CB_SUCCESS;
355}
356
357/* Handle the case when FSPM is running XIP. */
358static enum cb_err load_fspm_xip(struct fsp_header *hdr,
359 const struct region_device *rdev)
360{
361 void *base;
362
363 if (fsp_validate_component(hdr, rdev) != CB_SUCCESS)
364 return CB_ERR;
365
366 base = rdev_mmap_full(rdev);
367 if ((uintptr_t)base != hdr->image_base) {
Lee Leahyb20d4ba2016-07-31 16:49:28 -0700368 printk(BIOS_CRIT, "FSPM XIP base does not match: %p vs %p\n",
Aaron Durbind04639b2016-07-17 23:23:59 -0500369 (void *)(uintptr_t)hdr->image_base, base);
370 return CB_ERR;
371 }
372
373 /*
374 * Since the component is XIP it's already in the address space. Thus,
375 * there's no need to rdev_munmap().
376 */
377 return CB_SUCCESS;
378}
379
Lee Leahy9671faa2016-07-24 18:18:52 -0700380void fsp_memory_init(bool s3wake)
Andrey Petrov465fc132016-02-25 14:16:33 -0800381{
382 struct fsp_header hdr;
Aaron Durbind04639b2016-07-17 23:23:59 -0500383 enum cb_err status;
384 struct cbfsf file_desc;
385 struct region_device file_data;
386 const char *name = CONFIG_FSP_M_CBFS;
Aaron Durbin02e504c2016-07-18 11:53:10 -0500387 struct memranges memmap;
388 struct range_entry freeranges[2];
Andrey Petrov465fc132016-02-25 14:16:33 -0800389
Julius Wernercd49cce2019-03-05 16:53:33 -0800390 if (CONFIG(ELOG_BOOT_COUNT) && !s3wake)
Furquan Shaikh5aea5882016-07-30 18:10:05 -0700391 boot_count_increment();
392
Aaron Durbind04639b2016-07-17 23:23:59 -0500393 if (cbfs_boot_locate(&file_desc, name, NULL)) {
Lee Leahyb20d4ba2016-07-31 16:49:28 -0700394 printk(BIOS_CRIT, "Could not locate %s in CBFS\n", name);
Lee Leahy9671faa2016-07-24 18:18:52 -0700395 die("FSPM not available!\n");
Aaron Durbind04639b2016-07-17 23:23:59 -0500396 }
397
398 cbfs_file_data(&file_data, &file_desc);
399
Aaron Durbin02e504c2016-07-18 11:53:10 -0500400 /* Build up memory map of romstage address space including CAR. */
401 memranges_init_empty(&memmap, &freeranges[0], ARRAY_SIZE(freeranges));
402 memranges_insert(&memmap, (uintptr_t)_car_region_start,
403 _car_relocatable_data_end - _car_region_start, 0);
Julius Werner7e0dea62019-02-20 18:39:22 -0800404 memranges_insert(&memmap, (uintptr_t)_program, REGION_SIZE(program), 0);
Aaron Durbin02e504c2016-07-18 11:53:10 -0500405
Julius Wernercd49cce2019-03-05 16:53:33 -0800406 if (!CONFIG(FSP_M_XIP))
Aaron Durbin02e504c2016-07-18 11:53:10 -0500407 status = load_fspm_mem(&hdr, &file_data, &memmap);
Aaron Durbind04639b2016-07-17 23:23:59 -0500408 else
409 status = load_fspm_xip(&hdr, &file_data);
410
Lee Leahye686ee82017-03-10 08:45:30 -0800411 if (status != CB_SUCCESS)
Lee Leahy9671faa2016-07-24 18:18:52 -0700412 die("Loading FSPM failed!\n");
Aaron Durbind04639b2016-07-17 23:23:59 -0500413
414 /* Signal that FSP component has been loaded. */
415 prog_segment_loaded(hdr.image_base, hdr.image_size, SEG_FINAL);
Andrey Petrov465fc132016-02-25 14:16:33 -0800416
Lee Leahy9671faa2016-07-24 18:18:52 -0700417 do_fsp_memory_init(&hdr, s3wake, &memmap);
Andrey Petrov465fc132016-02-25 14:16:33 -0800418}