blob: 10416964cfd985057dd76414e609bb6931cda6e2 [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000015 */
16
17//#define SYSTEM_TYPE 0 /* SERVER */
18#define SYSTEM_TYPE 1 /* DESKTOP */
19//#define SYSTEM_TYPE 2 /* MOBILE */
20
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000021#define FAM10_SCAN_PCI_BUS 0
22#define FAM10_ALLOCATE_IO_RANGE 0
23
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000030#include <cpu/x86/lapic.h>
31#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050032#include <timestamp.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000033#include <cpu/amd/model_10xxx_rev.h>
Patrick Georgid0835952010-10-05 09:07:10 +000034#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <cpu/x86/lapic.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050036#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/bist.h>
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100038#include <superio/fintek/common/fintek.h>
Edward O'Callaghanade70a02014-03-31 15:08:35 +110039#include <superio/fintek/f71863fg/f71863fg.h>
Uwe Hermann57b2ff82010-11-21 17:29:59 +000040#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110041#include <cpu/amd/car.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110042#include <southbridge/amd/sb700/sb700.h>
43#include <southbridge/amd/sb700/smbus.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110044#include <spd.h>
45#include <northbridge/amd/amdfam10/raminit.h>
46#include <northbridge/amd/amdht/ht_wrapper.h>
47#include <cpu/amd/family_10h-family_15h/init_cpus.h>
48#include <arch/early_variables.h>
49#include <cbmem.h>
Arthur Heymans6d1fdb32017-06-21 14:44:13 +020050#include <southbridge/amd/rs780/rs780.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110051
52#include "resourcemap.c"
53#include "cpu/amd/quadcore/quadcore.c"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000054
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000055#if CONFIG_TTYS0_BASE == 0x2f8
56#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
57#else
58#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
59#endif
60
Damien Zammit75a3d1f2016-11-28 00:29:10 +110061void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020062int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110063extern struct sys_info sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000064
Damien Zammit75a3d1f2016-11-28 00:29:10 +110065void activate_spd_rom(const struct mem_controller *ctrl) { }
66
67int spd_read_byte(u32 device, u32 address)
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000068{
efdesign9800c8c4a2011-07-20 12:37:58 -060069 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000070}
71
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000072void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
73{
Patrick Georgibbc880e2012-11-20 18:20:56 +010074 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000075 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000076 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000077 msr_t msr;
78
Timothy Pearson91e9f672015-03-19 16:44:46 -050079 timestamp_init(timestamp_get());
80 timestamp_add_now(TS_START_ROMSTAGE);
81
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000082 if (!cpu_init_detectedx && boot_cpu()) {
83 /* Nothing special needs to be done to find bus 0 */
84 /* Allow the HT devices to be found */
85 /* mov bsp to bus 0xff when > 8 nodes */
86 set_bsp_node_CHtExtNodeCfgEn();
87 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000088 sb7xx_51xx_pci_port80();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000089 }
90
91 post_code(0x30);
92
93 if (bist == 0) {
94 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
95 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
96 }
97
98 post_code(0x32);
99
100 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000101 sb7xx_51xx_lpc_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000102
Edward O'Callaghancf7b4982014-04-23 21:52:25 +1000103 fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000104
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000105 console_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000106
107// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
108
109 /* Halt if there was a built in self test failure */
110 report_bist_failure(bist);
111
112 // Load MPB
113 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200114 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000115 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200116 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
117 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000118
119 /* Setup sysinfo defaults */
120 set_sysinfo_in_ram(0);
121
122 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200123
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000124 post_code(0x33);
125
Timothy Pearson730a0432015-10-16 13:51:51 -0500126 cpuSetAMDMSR(0);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000127 post_code(0x34);
128
129 amd_ht_init(sysinfo);
130 post_code(0x35);
131
132 /* Setup nodes PCI space and start core 0 AP init. */
133 finalize_node_setup(sysinfo);
134
135 /* Setup any mainboard PCI settings etc. */
136 setup_mb_resource_map();
137 post_code(0x36);
138
139 /* wait for all the APs core0 started by finalize_node_setup. */
140 /* FIXME: A bunch of cores are going to start output to serial at once.
141 It would be nice to fixup prink spinlocks for ROM XIP mode.
142 I think it could be done by putting the spinlock flag in the cache
143 of the BSP located right after sysinfo.
144 */
145 wait_all_core0_started();
146
Martin Roth356b5192017-06-24 21:53:37 -0600147 #if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000148 /* Core0 on each node is configured. Now setup any additional cores. */
149 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500150 start_other_cores(bsp_apicid);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000151 post_code(0x37);
152 wait_all_other_cores_started(bsp_apicid);
153 #endif
154
155 post_code(0x38);
156
157 /* run _early_setup before soft-reset. */
158 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000159 sb7xx_51xx_early_setup();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000160
Martin Roth356b5192017-06-24 21:53:37 -0600161#if IS_ENABLED(CONFIG_SET_FIDVID)
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000162 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200163 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000164
165 /* FIXME: The sb fid change may survive the warm reset and only
166 need to be done once.*/
167 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
168
169 post_code(0x39);
170
171 if (!warm_reset_detect(0)) { // BSP is node 0
172 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
173 } else {
174 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
175 }
176
177 post_code(0x3A);
178
179 /* show final fid and vid */
Elyes HAOUAS531b87a2016-09-19 09:46:33 -0600180 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200181 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000182#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000183
184 rs780_htinit();
185
186 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
187 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800188 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000189 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200190 die("After soft_reset - shouldn't see this message!!!\n");
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000191 }
192
193 post_code(0x3B);
194
195 /* It's the time to set ctrl in sysinfo now; */
196 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
197 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
198
199 post_code(0x40);
200
201// die("Die Before MCT init.");
202
Timothy Pearson91e9f672015-03-19 16:44:46 -0500203 timestamp_add_now(TS_BEFORE_INITRAM);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000204 printk(BIOS_DEBUG, "raminit_amdmct()\n");
205 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500206 timestamp_add_now(TS_AFTER_INITRAM);
207
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500208 cbmem_initialize_empty();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000209 post_code(0x41);
210
Timothy Pearson22564082015-03-27 22:49:18 -0500211 amdmct_cbmem_store_info(sysinfo);
212
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000213/*
214 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
216 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
217 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
218*/
219
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000220// die("After MCT init before CAR disabled.");
221
Zheng Baoc3422232011-03-28 03:33:10 +0000222 sb7xx_51xx_before_pci_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000223
224 post_code(0x42);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000225}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000226
227/**
228 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
229 * Description:
230 * This routine is called every time a non-coherent chain is processed.
231 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
232 * swap list. The first part of the list controls the BUID assignment and the
233 * second part of the list provides the device to device linking. Device orientation
234 * can be detected automatically, or explicitly. See documentation for more details.
235 *
236 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
237 * based on each device's unit count.
238 *
239 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700240 * @param[in] node = The node on which this chain is located
241 * @param[in] link = The link on the host for this chain
242 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000243 */
244BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
245{
246 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
247 /* If the BUID was adjusted in early_ht we need to do the manual override */
248 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
249 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
250 if ((node == 0) && (link == 0)) { /* BSP SB link */
251 *List = swaplist;
252 return 1;
253 }
254 }
255
256 return 0;
257}