Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com> |
| 5 | * Copyright (C) 2010 Advanced Micro Devices, Inc. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | //#define SYSTEM_TYPE 0 /* SERVER */ |
| 18 | #define SYSTEM_TYPE 1 /* DESKTOP */ |
| 19 | //#define SYSTEM_TYPE 2 /* MOBILE */ |
| 20 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 21 | //used by incoherent_ht |
| 22 | #define FAM10_SCAN_PCI_BUS 0 |
| 23 | #define FAM10_ALLOCATE_IO_RANGE 0 |
| 24 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 25 | #include <stdint.h> |
| 26 | #include <string.h> |
| 27 | #include <device/pci_def.h> |
| 28 | #include <device/pci_ids.h> |
| 29 | #include <arch/io.h> |
| 30 | #include <device/pnp_def.h> |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 31 | #include <cpu/x86/lapic.h> |
| 32 | #include <console/console.h> |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 33 | #include <timestamp.h> |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 34 | #include <cpu/amd/model_10xxx_rev.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 35 | #include <northbridge/amd/amdfam10/raminit.h> |
| 36 | #include <northbridge/amd/amdfam10/amdfam10.h> |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 37 | #include <lib.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 38 | #include <cpu/x86/lapic.h> |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 39 | #include "northbridge/amd/amdfam10/reset_test.c" |
Aaron Durbin | dc9f5cd | 2015-09-08 13:34:43 -0500 | [diff] [blame] | 40 | #include <commonlib/loglevel.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 41 | #include <cpu/x86/bist.h> |
Edward O'Callaghan | cf7b498 | 2014-04-23 21:52:25 +1000 | [diff] [blame] | 42 | #include <superio/fintek/common/fintek.h> |
Edward O'Callaghan | ade70a0 | 2014-03-31 15:08:35 +1100 | [diff] [blame] | 43 | #include <superio/fintek/f71863fg/f71863fg.h> |
Uwe Hermann | 57b2ff8 | 2010-11-21 17:29:59 +0000 | [diff] [blame] | 44 | #include <cpu/amd/mtrr.h> |
| 45 | #include "northbridge/amd/amdfam10/setup_resource_map.c" |
stepan | 836ae29 | 2010-12-08 05:42:47 +0000 | [diff] [blame] | 46 | #include "southbridge/amd/rs780/early_setup.c" |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 47 | #include <southbridge/amd/sb700/sb700.h> |
| 48 | #include <southbridge/amd/sb700/smbus.h> |
Uwe Hermann | 57b2ff8 | 2010-11-21 17:29:59 +0000 | [diff] [blame] | 49 | #include "northbridge/amd/amdfam10/debug.c" |
| 50 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 51 | #if CONFIG_TTYS0_BASE == 0x2f8 |
| 52 | #define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2) |
| 53 | #else |
| 54 | #define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1) |
| 55 | #endif |
| 56 | |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 57 | static void activate_spd_rom(const struct mem_controller *ctrl) { } |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 58 | |
| 59 | static int spd_read_byte(u32 device, u32 address) |
| 60 | { |
efdesign98 | 00c8c4a | 2011-07-20 12:37:58 -0600 | [diff] [blame] | 61 | return do_smbus_read_byte(SMBUS_IO_BASE, device, address); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 62 | } |
| 63 | |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 64 | #include <northbridge/amd/amdfam10/amdfam10.h> |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 65 | #include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c" |
stepan | 8301d83 | 2010-12-08 07:07:33 +0000 | [diff] [blame] | 66 | #include "northbridge/amd/amdfam10/pci.c" |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 67 | #include "resourcemap.c" |
| 68 | #include "cpu/amd/quadcore/quadcore.c" |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 69 | #include <cpu/amd/microcode.h> |
Xavi Drudis Ferran | 4c28a6f | 2011-02-26 23:29:44 +0000 | [diff] [blame] | 70 | |
Timothy Pearson | b30d7ed | 2015-10-16 14:24:06 -0500 | [diff] [blame] | 71 | #include "cpu/amd/family_10h-family_15h/init_cpus.c" |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 72 | #include "northbridge/amd/amdfam10/early_ht.c" |
Patrick Georgi | 9bd9a90 | 2010-11-20 10:31:00 +0000 | [diff] [blame] | 73 | #include <spd.h> |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 74 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 75 | void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx) |
| 76 | { |
Patrick Georgi | bbc880e | 2012-11-20 18:20:56 +0100 | [diff] [blame] | 77 | struct sys_info *sysinfo = &sysinfo_car; |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 78 | static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, }; |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 79 | u32 bsp_apicid = 0, val; |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 80 | msr_t msr; |
| 81 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 82 | timestamp_init(timestamp_get()); |
| 83 | timestamp_add_now(TS_START_ROMSTAGE); |
| 84 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 85 | if (!cpu_init_detectedx && boot_cpu()) { |
| 86 | /* Nothing special needs to be done to find bus 0 */ |
| 87 | /* Allow the HT devices to be found */ |
| 88 | /* mov bsp to bus 0xff when > 8 nodes */ |
| 89 | set_bsp_node_CHtExtNodeCfgEn(); |
| 90 | enumerate_ht_chain(); |
Zheng Bao | c342223 | 2011-03-28 03:33:10 +0000 | [diff] [blame] | 91 | sb7xx_51xx_pci_port80(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 92 | } |
| 93 | |
| 94 | post_code(0x30); |
| 95 | |
| 96 | if (bist == 0) { |
| 97 | bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */ |
| 98 | /* All cores run this but the BSP(node0,core0) is the only core that returns. */ |
| 99 | } |
| 100 | |
| 101 | post_code(0x32); |
| 102 | |
| 103 | enable_rs780_dev8(); |
Zheng Bao | c342223 | 2011-03-28 03:33:10 +0000 | [diff] [blame] | 104 | sb7xx_51xx_lpc_init(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 105 | |
Edward O'Callaghan | cf7b498 | 2014-04-23 21:52:25 +1000 | [diff] [blame] | 106 | fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE); |
Uwe Hermann | b015d02 | 2010-09-24 18:18:20 +0000 | [diff] [blame] | 107 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 108 | console_init(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 109 | |
| 110 | // dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE); |
| 111 | |
| 112 | /* Halt if there was a built in self test failure */ |
| 113 | report_bist_failure(bist); |
| 114 | |
| 115 | // Load MPB |
| 116 | val = cpuid_eax(1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 117 | printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 118 | printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 119 | printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid); |
| 120 | printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 121 | |
| 122 | /* Setup sysinfo defaults */ |
| 123 | set_sysinfo_in_ram(0); |
| 124 | |
| 125 | update_microcode(val); |
Kyösti Mälkki | f0a13ce | 2013-12-08 07:20:48 +0200 | [diff] [blame] | 126 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 127 | post_code(0x33); |
| 128 | |
Timothy Pearson | 730a043 | 2015-10-16 13:51:51 -0500 | [diff] [blame] | 129 | cpuSetAMDMSR(0); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 130 | post_code(0x34); |
| 131 | |
| 132 | amd_ht_init(sysinfo); |
| 133 | post_code(0x35); |
| 134 | |
| 135 | /* Setup nodes PCI space and start core 0 AP init. */ |
| 136 | finalize_node_setup(sysinfo); |
| 137 | |
| 138 | /* Setup any mainboard PCI settings etc. */ |
| 139 | setup_mb_resource_map(); |
| 140 | post_code(0x36); |
| 141 | |
| 142 | /* wait for all the APs core0 started by finalize_node_setup. */ |
| 143 | /* FIXME: A bunch of cores are going to start output to serial at once. |
| 144 | It would be nice to fixup prink spinlocks for ROM XIP mode. |
| 145 | I think it could be done by putting the spinlock flag in the cache |
| 146 | of the BSP located right after sysinfo. |
| 147 | */ |
| 148 | wait_all_core0_started(); |
| 149 | |
Patrick Georgi | e166782 | 2012-05-05 15:29:32 +0200 | [diff] [blame] | 150 | #if CONFIG_LOGICAL_CPUS |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 151 | /* Core0 on each node is configured. Now setup any additional cores. */ |
| 152 | printk(BIOS_DEBUG, "start_other_cores()\n"); |
Timothy Pearson | 0122afb | 2015-07-30 14:07:15 -0500 | [diff] [blame] | 153 | start_other_cores(bsp_apicid); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 154 | post_code(0x37); |
| 155 | wait_all_other_cores_started(bsp_apicid); |
| 156 | #endif |
| 157 | |
| 158 | post_code(0x38); |
| 159 | |
| 160 | /* run _early_setup before soft-reset. */ |
| 161 | rs780_early_setup(); |
Zheng Bao | c342223 | 2011-03-28 03:33:10 +0000 | [diff] [blame] | 162 | sb7xx_51xx_early_setup(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 163 | |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 164 | #if CONFIG_SET_FIDVID |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 165 | msr = rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 166 | printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 167 | |
| 168 | /* FIXME: The sb fid change may survive the warm reset and only |
| 169 | need to be done once.*/ |
| 170 | enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn); |
| 171 | |
| 172 | post_code(0x39); |
| 173 | |
| 174 | if (!warm_reset_detect(0)) { // BSP is node 0 |
| 175 | init_fidvid_bsp(bsp_apicid, sysinfo->nodes); |
| 176 | } else { |
| 177 | init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0 |
| 178 | } |
| 179 | |
| 180 | post_code(0x3A); |
| 181 | |
| 182 | /* show final fid and vid */ |
Elyes HAOUAS | 531b87a | 2016-09-19 09:46:33 -0600 | [diff] [blame^] | 183 | msr = rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 184 | printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 185 | #endif |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 186 | |
| 187 | rs780_htinit(); |
| 188 | |
| 189 | /* Reset for HT, FIDVID, PLL and errata changes to take affect. */ |
| 190 | if (!warm_reset_detect(0)) { |
Stefan Reinauer | 069f476 | 2015-01-05 13:02:32 -0800 | [diff] [blame] | 191 | printk(BIOS_INFO, "...WARM RESET...\n\n\n"); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 192 | soft_reset(); |
| 193 | die("After soft_reset_x - shouldn't see this message!!!\n"); |
| 194 | } |
| 195 | |
| 196 | post_code(0x3B); |
| 197 | |
| 198 | /* It's the time to set ctrl in sysinfo now; */ |
| 199 | printk(BIOS_DEBUG, "fill_mem_ctrl()\n"); |
| 200 | fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr); |
| 201 | |
| 202 | post_code(0x40); |
| 203 | |
| 204 | // die("Die Before MCT init."); |
| 205 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 206 | timestamp_add_now(TS_BEFORE_INITRAM); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 207 | printk(BIOS_DEBUG, "raminit_amdmct()\n"); |
| 208 | raminit_amdmct(sysinfo); |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 209 | timestamp_add_now(TS_AFTER_INITRAM); |
| 210 | |
Timothy Pearson | 86f4ca5 | 2015-03-13 13:27:58 -0500 | [diff] [blame] | 211 | cbmem_initialize_empty(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 212 | post_code(0x41); |
| 213 | |
Timothy Pearson | 2256408 | 2015-03-27 22:49:18 -0500 | [diff] [blame] | 214 | amdmct_cbmem_store_info(sysinfo); |
| 215 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 216 | /* |
| 217 | dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200); |
| 218 | dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200); |
| 219 | dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200); |
| 220 | dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200); |
| 221 | */ |
| 222 | |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 223 | // die("After MCT init before CAR disabled."); |
| 224 | |
| 225 | rs780_before_pci_init(); |
Zheng Bao | c342223 | 2011-03-28 03:33:10 +0000 | [diff] [blame] | 226 | sb7xx_51xx_before_pci_init(); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 227 | |
| 228 | post_code(0x42); |
Wang Qing Pei | 0ede4c0 | 2010-08-17 15:19:32 +0000 | [diff] [blame] | 229 | post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB. |
| 230 | post_code(0x43); // Should never see this post code. |
| 231 | } |
Scott Duplichan | 314dd0b | 2011-03-08 23:01:46 +0000 | [diff] [blame] | 232 | |
| 233 | /** |
| 234 | * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List) |
| 235 | * Description: |
| 236 | * This routine is called every time a non-coherent chain is processed. |
| 237 | * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a |
| 238 | * swap list. The first part of the list controls the BUID assignment and the |
| 239 | * second part of the list provides the device to device linking. Device orientation |
| 240 | * can be detected automatically, or explicitly. See documentation for more details. |
| 241 | * |
| 242 | * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially |
| 243 | * based on each device's unit count. |
| 244 | * |
| 245 | * Parameters: |
Martin Roth | c3fde7e | 2014-12-29 22:13:37 -0700 | [diff] [blame] | 246 | * @param[in] node = The node on which this chain is located |
| 247 | * @param[in] link = The link on the host for this chain |
| 248 | * @param[out] List = supply a pointer to a list |
Scott Duplichan | 314dd0b | 2011-03-08 23:01:46 +0000 | [diff] [blame] | 249 | */ |
| 250 | BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List) |
| 251 | { |
| 252 | static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF }; |
| 253 | /* If the BUID was adjusted in early_ht we need to do the manual override */ |
| 254 | if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) { |
| 255 | printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n"); |
| 256 | if ((node == 0) && (link == 0)) { /* BSP SB link */ |
| 257 | *List = swaplist; |
| 258 | return 1; |
| 259 | } |
| 260 | } |
| 261 | |
| 262 | return 0; |
| 263 | } |