blob: 990c87898761fe6a48ceee284ed7639bb4c2d89b [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21//#define SYSTEM_TYPE 0 /* SERVER */
22#define SYSTEM_TYPE 1 /* DESKTOP */
23//#define SYSTEM_TYPE 2 /* MOBILE */
24
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000025//used by incoherent_ht
26#define FAM10_SCAN_PCI_BUS 0
27#define FAM10_ALLOCATE_IO_RANGE 0
28
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000029#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
35#include <arch/romcc_io.h>
36#include <cpu/x86/lapic.h>
37#include <console/console.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000038#include <cpu/amd/model_10xxx_rev.h>
39#include "northbridge/amd/amdfam10/raminit.h"
40#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000041#include <lib.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000042#include "cpu/x86/lapic/boot_cpu.c"
43#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000044#include <console/loglevel.h>
45#include "cpu/x86/bist.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000046static int smbus_read_byte(u32 device, u32 address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000047#include "superio/fintek/f71863fg/f71863fg_early_serial.c"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000048#include <usbdebug.h>
49#include "cpu/x86/mtrr/earlymtrr.c"
50#include <cpu/amd/mtrr.h>
51#include "northbridge/amd/amdfam10/setup_resource_map.c"
52#include "southbridge/amd/rs780/rs780_early_setup.c"
53#include "southbridge/amd/sb700/sb700_early_setup.c"
54#include "northbridge/amd/amdfam10/debug.c"
55
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000056#if CONFIG_TTYS0_BASE == 0x2f8
57#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
58#else
59#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
60#endif
61
Uwe Hermann7b997052010-11-21 22:47:22 +000062static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000063
64static int spd_read_byte(u32 device, u32 address)
65{
Uwe Hermann57b2ff82010-11-21 17:29:59 +000066 return smbus_read_byte(device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000067}
68
69#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000070#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
71#include "northbridge/amd/amdfam10/amdfam10_pci.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000072#include "resourcemap.c"
73#include "cpu/amd/quadcore/quadcore.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000074#include "cpu/amd/car/post_cache_as_ram.c"
75#include "cpu/amd/microcode/microcode.c"
76#include "cpu/amd/model_10xxx/update_microcode.c"
77#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000078#include "northbridge/amd/amdfam10/early_ht.c"
79#include "southbridge/amd/sb700/sb700_early_setup.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000080#include <spd.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000081
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000082void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
83{
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000084 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
85 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000086 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000087 msr_t msr;
88
89 if (!cpu_init_detectedx && boot_cpu()) {
90 /* Nothing special needs to be done to find bus 0 */
91 /* Allow the HT devices to be found */
92 /* mov bsp to bus 0xff when > 8 nodes */
93 set_bsp_node_CHtExtNodeCfgEn();
94 enumerate_ht_chain();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000095 sb700_pci_port80();
96 }
97
98 post_code(0x30);
99
100 if (bist == 0) {
101 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
102 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
103 }
104
105 post_code(0x32);
106
107 enable_rs780_dev8();
108 sb700_lpc_init();
109
110 f71863fg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
111 uart_init();
Uwe Hermannb015d022010-09-24 18:18:20 +0000112
113#if CONFIG_USBDEBUG
Uwe Hermannae3f2b32010-10-02 20:36:26 +0000114 sb700_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
Uwe Hermannb015d022010-09-24 18:18:20 +0000115 early_usbdebug_init();
116#endif
117
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000118 console_init();
119 printk(BIOS_DEBUG, "\n");
120
121// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
122
123 /* Halt if there was a built in self test failure */
124 report_bist_failure(bist);
125
126 // Load MPB
127 val = cpuid_eax(1);
128 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
129 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
130 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
131 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
132
133 /* Setup sysinfo defaults */
134 set_sysinfo_in_ram(0);
135
136 update_microcode(val);
137 post_code(0x33);
138
139 cpuSetAMDMSR();
140 post_code(0x34);
141
142 amd_ht_init(sysinfo);
143 post_code(0x35);
144
145 /* Setup nodes PCI space and start core 0 AP init. */
146 finalize_node_setup(sysinfo);
147
148 /* Setup any mainboard PCI settings etc. */
149 setup_mb_resource_map();
150 post_code(0x36);
151
152 /* wait for all the APs core0 started by finalize_node_setup. */
153 /* FIXME: A bunch of cores are going to start output to serial at once.
154 It would be nice to fixup prink spinlocks for ROM XIP mode.
155 I think it could be done by putting the spinlock flag in the cache
156 of the BSP located right after sysinfo.
157 */
158 wait_all_core0_started();
159
160 #if CONFIG_LOGICAL_CPUS==1
161 /* Core0 on each node is configured. Now setup any additional cores. */
162 printk(BIOS_DEBUG, "start_other_cores()\n");
163 start_other_cores();
164 post_code(0x37);
165 wait_all_other_cores_started(bsp_apicid);
166 #endif
167
168 post_code(0x38);
169
170 /* run _early_setup before soft-reset. */
171 rs780_early_setup();
172 sb700_early_setup();
173
Uwe Hermann7b997052010-11-21 22:47:22 +0000174#if CONFIG_SET_FIDVID
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000175 msr = rdmsr(0xc0010071);
176 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
177
178 /* FIXME: The sb fid change may survive the warm reset and only
179 need to be done once.*/
180 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
181
182 post_code(0x39);
183
184 if (!warm_reset_detect(0)) { // BSP is node 0
185 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
186 } else {
187 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
188 }
189
190 post_code(0x3A);
191
192 /* show final fid and vid */
193 msr=rdmsr(0xc0010071);
194 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000195#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000196
197 rs780_htinit();
198
199 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
200 if (!warm_reset_detect(0)) {
201 print_info("...WARM RESET...\n\n\n");
202 soft_reset();
203 die("After soft_reset_x - shouldn't see this message!!!\n");
204 }
205
206 post_code(0x3B);
207
208 /* It's the time to set ctrl in sysinfo now; */
209 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
210 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
211
212 post_code(0x40);
213
214// die("Die Before MCT init.");
215
216 printk(BIOS_DEBUG, "raminit_amdmct()\n");
217 raminit_amdmct(sysinfo);
218 post_code(0x41);
219
220/*
221 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
222 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
223 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
224 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
225*/
226
227// ram_check(0x00200000, 0x00200000 + (640 * 1024));
228// ram_check(0x40200000, 0x40200000 + (640 * 1024));
229
230// die("After MCT init before CAR disabled.");
231
232 rs780_before_pci_init();
233 sb700_before_pci_init();
234
235 post_code(0x42);
236 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
237 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
238 post_code(0x43); // Should never see this post code.
239}