blob: 97584e73a9bf68d6918635565d36baa612357e59 [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000019 */
20
21//#define SYSTEM_TYPE 0 /* SERVER */
22#define SYSTEM_TYPE 1 /* DESKTOP */
23//#define SYSTEM_TYPE 2 /* MOBILE */
24
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000025//used by incoherent_ht
26#define FAM10_SCAN_PCI_BUS 0
27#define FAM10_ALLOCATE_IO_RANGE 0
28
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000029#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000035#include <cpu/x86/lapic.h>
36#include <console/console.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000037#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <northbridge/amd/amdfam10/raminit.h>
39#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110041#include <cpu/x86/lapic.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000042#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000043#include <console/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110044#include <cpu/x86/bist.h>
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100045#include <superio/fintek/common/fintek.h>
Edward O'Callaghanade70a02014-03-31 15:08:35 +110046#include <superio/fintek/f71863fg/f71863fg.h>
Uwe Hermann57b2ff82010-11-21 17:29:59 +000047#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000049#include "southbridge/amd/rs780/early_setup.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110050#include <southbridge/amd/sb700/sb700.h>
51#include <southbridge/amd/sb700/smbus.h>
Uwe Hermann57b2ff82010-11-21 17:29:59 +000052#include "northbridge/amd/amdfam10/debug.c"
53
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000054#if CONFIG_TTYS0_BASE == 0x2f8
55#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
56#else
57#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
58#endif
59
Uwe Hermann7b997052010-11-21 22:47:22 +000060static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000061
62static int spd_read_byte(u32 device, u32 address)
63{
efdesign9800c8c4a2011-07-20 12:37:58 -060064 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000065}
66
Edward O'Callaghan77757c22015-01-04 21:33:39 +110067#include <northbridge/amd/amdfam10/amdfam10.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000068#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000069#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000070#include "resourcemap.c"
71#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110072#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000073
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000074#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000075#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000076#include <spd.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000077
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000078void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
79{
Patrick Georgibbc880e2012-11-20 18:20:56 +010080 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000081 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000082 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000083 msr_t msr;
84
85 if (!cpu_init_detectedx && boot_cpu()) {
86 /* Nothing special needs to be done to find bus 0 */
87 /* Allow the HT devices to be found */
88 /* mov bsp to bus 0xff when > 8 nodes */
89 set_bsp_node_CHtExtNodeCfgEn();
90 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000091 sb7xx_51xx_pci_port80();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000092 }
93
94 post_code(0x30);
95
96 if (bist == 0) {
97 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
98 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
99 }
100
101 post_code(0x32);
102
103 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000104 sb7xx_51xx_lpc_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000105
Edward O'Callaghancf7b4982014-04-23 21:52:25 +1000106 fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000107
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000108 console_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000109
110// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
111
112 /* Halt if there was a built in self test failure */
113 report_bist_failure(bist);
114
115 // Load MPB
116 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200117 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000118 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200119 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
120 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000121
122 /* Setup sysinfo defaults */
123 set_sysinfo_in_ram(0);
124
125 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200126
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000127 post_code(0x33);
128
129 cpuSetAMDMSR();
130 post_code(0x34);
131
132 amd_ht_init(sysinfo);
133 post_code(0x35);
134
135 /* Setup nodes PCI space and start core 0 AP init. */
136 finalize_node_setup(sysinfo);
137
138 /* Setup any mainboard PCI settings etc. */
139 setup_mb_resource_map();
140 post_code(0x36);
141
142 /* wait for all the APs core0 started by finalize_node_setup. */
143 /* FIXME: A bunch of cores are going to start output to serial at once.
144 It would be nice to fixup prink spinlocks for ROM XIP mode.
145 I think it could be done by putting the spinlock flag in the cache
146 of the BSP located right after sysinfo.
147 */
148 wait_all_core0_started();
149
Patrick Georgie1667822012-05-05 15:29:32 +0200150 #if CONFIG_LOGICAL_CPUS
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000151 /* Core0 on each node is configured. Now setup any additional cores. */
152 printk(BIOS_DEBUG, "start_other_cores()\n");
153 start_other_cores();
154 post_code(0x37);
155 wait_all_other_cores_started(bsp_apicid);
156 #endif
157
158 post_code(0x38);
159
160 /* run _early_setup before soft-reset. */
161 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000162 sb7xx_51xx_early_setup();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000163
Uwe Hermann7b997052010-11-21 22:47:22 +0000164#if CONFIG_SET_FIDVID
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000165 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200166 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000167
168 /* FIXME: The sb fid change may survive the warm reset and only
169 need to be done once.*/
170 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
171
172 post_code(0x39);
173
174 if (!warm_reset_detect(0)) { // BSP is node 0
175 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
176 } else {
177 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
178 }
179
180 post_code(0x3A);
181
182 /* show final fid and vid */
183 msr=rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200184 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000185#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000186
187 rs780_htinit();
188
189 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
190 if (!warm_reset_detect(0)) {
191 print_info("...WARM RESET...\n\n\n");
192 soft_reset();
193 die("After soft_reset_x - shouldn't see this message!!!\n");
194 }
195
196 post_code(0x3B);
197
198 /* It's the time to set ctrl in sysinfo now; */
199 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
200 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
201
202 post_code(0x40);
203
204// die("Die Before MCT init.");
205
206 printk(BIOS_DEBUG, "raminit_amdmct()\n");
207 raminit_amdmct(sysinfo);
208 post_code(0x41);
209
210/*
211 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
214 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
215*/
216
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000217// die("After MCT init before CAR disabled.");
218
219 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000220 sb7xx_51xx_before_pci_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000221
222 post_code(0x42);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000223 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
224 post_code(0x43); // Should never see this post code.
225}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000226
227/**
228 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
229 * Description:
230 * This routine is called every time a non-coherent chain is processed.
231 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
232 * swap list. The first part of the list controls the BUID assignment and the
233 * second part of the list provides the device to device linking. Device orientation
234 * can be detected automatically, or explicitly. See documentation for more details.
235 *
236 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
237 * based on each device's unit count.
238 *
239 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700240 * @param[in] node = The node on which this chain is located
241 * @param[in] link = The link on the host for this chain
242 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000243 */
244BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
245{
246 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
247 /* If the BUID was adjusted in early_ht we need to do the manual override */
248 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
249 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
250 if ((node == 0) && (link == 0)) { /* BSP SB link */
251 *List = swaplist;
252 return 1;
253 }
254 }
255
256 return 0;
257}