blob: 516866286d69ffd8775330c67286c8124665e371 [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000019 */
20
21//#define SYSTEM_TYPE 0 /* SERVER */
22#define SYSTEM_TYPE 1 /* DESKTOP */
23//#define SYSTEM_TYPE 2 /* MOBILE */
24
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000025//used by incoherent_ht
26#define FAM10_SCAN_PCI_BUS 0
27#define FAM10_ALLOCATE_IO_RANGE 0
28
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000029#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000035#include <cpu/x86/lapic.h>
36#include <console/console.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000037#include <cpu/amd/model_10xxx_rev.h>
38#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030041#include "cpu/x86/lapic.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000042#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000043#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
stepan8301d832010-12-08 07:07:33 +000045#include "superio/fintek/f71863fg/early_serial.c"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000046#include "cpu/x86/mtrr/earlymtrr.c"
47#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000049#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060050#include "southbridge/amd/sb700/sb700.h"
51#include "southbridge/amd/sb700/smbus.h"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000052#include "northbridge/amd/amdfam10/debug.c"
53
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000054#if CONFIG_TTYS0_BASE == 0x2f8
55#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
56#else
57#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
58#endif
59
Uwe Hermann7b997052010-11-21 22:47:22 +000060static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000061
62static int spd_read_byte(u32 device, u32 address)
63{
efdesign9800c8c4a2011-07-20 12:37:58 -060064 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000065}
66
67#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000068#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000069#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000070#include "resourcemap.c"
71#include "cpu/amd/quadcore/quadcore.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000072#include "cpu/amd/car/post_cache_as_ram.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020073#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000074
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000075#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000076#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000077#include <spd.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000078
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000079void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
80{
Patrick Georgibbc880e2012-11-20 18:20:56 +010081 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000082 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000083 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000084 msr_t msr;
85
86 if (!cpu_init_detectedx && boot_cpu()) {
87 /* Nothing special needs to be done to find bus 0 */
88 /* Allow the HT devices to be found */
89 /* mov bsp to bus 0xff when > 8 nodes */
90 set_bsp_node_CHtExtNodeCfgEn();
91 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000092 sb7xx_51xx_pci_port80();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000093 }
94
95 post_code(0x30);
96
97 if (bist == 0) {
98 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
99 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
100 }
101
102 post_code(0x32);
103
104 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000105 sb7xx_51xx_lpc_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000106
107 f71863fg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000108
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000109 console_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000110
111// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
112
113 /* Halt if there was a built in self test failure */
114 report_bist_failure(bist);
115
116 // Load MPB
117 val = cpuid_eax(1);
118 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
119 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
120 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
121 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
122
123 /* Setup sysinfo defaults */
124 set_sysinfo_in_ram(0);
125
126 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200127
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000128 post_code(0x33);
129
130 cpuSetAMDMSR();
131 post_code(0x34);
132
133 amd_ht_init(sysinfo);
134 post_code(0x35);
135
136 /* Setup nodes PCI space and start core 0 AP init. */
137 finalize_node_setup(sysinfo);
138
139 /* Setup any mainboard PCI settings etc. */
140 setup_mb_resource_map();
141 post_code(0x36);
142
143 /* wait for all the APs core0 started by finalize_node_setup. */
144 /* FIXME: A bunch of cores are going to start output to serial at once.
145 It would be nice to fixup prink spinlocks for ROM XIP mode.
146 I think it could be done by putting the spinlock flag in the cache
147 of the BSP located right after sysinfo.
148 */
149 wait_all_core0_started();
150
Patrick Georgie1667822012-05-05 15:29:32 +0200151 #if CONFIG_LOGICAL_CPUS
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000152 /* Core0 on each node is configured. Now setup any additional cores. */
153 printk(BIOS_DEBUG, "start_other_cores()\n");
154 start_other_cores();
155 post_code(0x37);
156 wait_all_other_cores_started(bsp_apicid);
157 #endif
158
159 post_code(0x38);
160
161 /* run _early_setup before soft-reset. */
162 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000163 sb7xx_51xx_early_setup();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000164
Uwe Hermann7b997052010-11-21 22:47:22 +0000165#if CONFIG_SET_FIDVID
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000166 msr = rdmsr(0xc0010071);
167 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
168
169 /* FIXME: The sb fid change may survive the warm reset and only
170 need to be done once.*/
171 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
172
173 post_code(0x39);
174
175 if (!warm_reset_detect(0)) { // BSP is node 0
176 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
177 } else {
178 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
179 }
180
181 post_code(0x3A);
182
183 /* show final fid and vid */
184 msr=rdmsr(0xc0010071);
185 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000186#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000187
188 rs780_htinit();
189
190 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
191 if (!warm_reset_detect(0)) {
192 print_info("...WARM RESET...\n\n\n");
193 soft_reset();
194 die("After soft_reset_x - shouldn't see this message!!!\n");
195 }
196
197 post_code(0x3B);
198
199 /* It's the time to set ctrl in sysinfo now; */
200 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
201 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
202
203 post_code(0x40);
204
205// die("Die Before MCT init.");
206
207 printk(BIOS_DEBUG, "raminit_amdmct()\n");
208 raminit_amdmct(sysinfo);
209 post_code(0x41);
210
211/*
212 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
214 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
216*/
217
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000218// die("After MCT init before CAR disabled.");
219
220 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000221 sb7xx_51xx_before_pci_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000222
223 post_code(0x42);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000224 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
225 post_code(0x43); // Should never see this post code.
226}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000227
228/**
229 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
230 * Description:
231 * This routine is called every time a non-coherent chain is processed.
232 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
233 * swap list. The first part of the list controls the BUID assignment and the
234 * second part of the list provides the device to device linking. Device orientation
235 * can be detected automatically, or explicitly. See documentation for more details.
236 *
237 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
238 * based on each device's unit count.
239 *
240 * Parameters:
241 * @param[in] u8 node = The node on which this chain is located
242 * @param[in] u8 link = The link on the host for this chain
243 * @param[out] u8** list = supply a pointer to a list
244 * @param[out] BOOL result = true to use a manual list
245 * false to initialize the link automatically
246 */
247BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
248{
249 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
250 /* If the BUID was adjusted in early_ht we need to do the manual override */
251 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
252 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
253 if ((node == 0) && (link == 0)) { /* BSP SB link */
254 *List = swaplist;
255 return 1;
256 }
257 }
258
259 return 0;
260}