blob: c082a67646a87c3b4529207b67edae225644f226 [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000019 */
20
21//#define SYSTEM_TYPE 0 /* SERVER */
22#define SYSTEM_TYPE 1 /* DESKTOP */
23//#define SYSTEM_TYPE 2 /* MOBILE */
24
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000025//used by incoherent_ht
26#define FAM10_SCAN_PCI_BUS 0
27#define FAM10_ALLOCATE_IO_RANGE 0
28
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000029#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000035#include <cpu/x86/lapic.h>
36#include <console/console.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000037#include <cpu/amd/model_10xxx_rev.h>
38#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030041#include "cpu/x86/lapic.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000042#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000043#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
Edward O'Callaghanade70a02014-03-31 15:08:35 +110045#include <superio/fintek/f71863fg/f71863fg.h>
Uwe Hermann57b2ff82010-11-21 17:29:59 +000046#include <cpu/amd/mtrr.h>
47#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000048#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060049#include "southbridge/amd/sb700/sb700.h"
50#include "southbridge/amd/sb700/smbus.h"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000051#include "northbridge/amd/amdfam10/debug.c"
52
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000053#if CONFIG_TTYS0_BASE == 0x2f8
54#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
55#else
56#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
57#endif
58
Uwe Hermann7b997052010-11-21 22:47:22 +000059static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000060
61static int spd_read_byte(u32 device, u32 address)
62{
efdesign9800c8c4a2011-07-20 12:37:58 -060063 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000064}
65
66#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000067#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000068#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000069#include "resourcemap.c"
70#include "cpu/amd/quadcore/quadcore.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020071#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000072
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000073#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000074#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000075#include <spd.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000076
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000077void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
78{
Patrick Georgibbc880e2012-11-20 18:20:56 +010079 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000080 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000081 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000082 msr_t msr;
83
84 if (!cpu_init_detectedx && boot_cpu()) {
85 /* Nothing special needs to be done to find bus 0 */
86 /* Allow the HT devices to be found */
87 /* mov bsp to bus 0xff when > 8 nodes */
88 set_bsp_node_CHtExtNodeCfgEn();
89 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000090 sb7xx_51xx_pci_port80();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000091 }
92
93 post_code(0x30);
94
95 if (bist == 0) {
96 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
97 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
98 }
99
100 post_code(0x32);
101
102 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000103 sb7xx_51xx_lpc_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000104
105 f71863fg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000106
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000107 console_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000108
109// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
110
111 /* Halt if there was a built in self test failure */
112 report_bist_failure(bist);
113
114 // Load MPB
115 val = cpuid_eax(1);
116 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
117 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
118 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
119 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
120
121 /* Setup sysinfo defaults */
122 set_sysinfo_in_ram(0);
123
124 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200125
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000126 post_code(0x33);
127
128 cpuSetAMDMSR();
129 post_code(0x34);
130
131 amd_ht_init(sysinfo);
132 post_code(0x35);
133
134 /* Setup nodes PCI space and start core 0 AP init. */
135 finalize_node_setup(sysinfo);
136
137 /* Setup any mainboard PCI settings etc. */
138 setup_mb_resource_map();
139 post_code(0x36);
140
141 /* wait for all the APs core0 started by finalize_node_setup. */
142 /* FIXME: A bunch of cores are going to start output to serial at once.
143 It would be nice to fixup prink spinlocks for ROM XIP mode.
144 I think it could be done by putting the spinlock flag in the cache
145 of the BSP located right after sysinfo.
146 */
147 wait_all_core0_started();
148
Patrick Georgie1667822012-05-05 15:29:32 +0200149 #if CONFIG_LOGICAL_CPUS
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000150 /* Core0 on each node is configured. Now setup any additional cores. */
151 printk(BIOS_DEBUG, "start_other_cores()\n");
152 start_other_cores();
153 post_code(0x37);
154 wait_all_other_cores_started(bsp_apicid);
155 #endif
156
157 post_code(0x38);
158
159 /* run _early_setup before soft-reset. */
160 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000161 sb7xx_51xx_early_setup();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000162
Uwe Hermann7b997052010-11-21 22:47:22 +0000163#if CONFIG_SET_FIDVID
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000164 msr = rdmsr(0xc0010071);
165 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
166
167 /* FIXME: The sb fid change may survive the warm reset and only
168 need to be done once.*/
169 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
170
171 post_code(0x39);
172
173 if (!warm_reset_detect(0)) { // BSP is node 0
174 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
175 } else {
176 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
177 }
178
179 post_code(0x3A);
180
181 /* show final fid and vid */
182 msr=rdmsr(0xc0010071);
183 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000184#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000185
186 rs780_htinit();
187
188 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
189 if (!warm_reset_detect(0)) {
190 print_info("...WARM RESET...\n\n\n");
191 soft_reset();
192 die("After soft_reset_x - shouldn't see this message!!!\n");
193 }
194
195 post_code(0x3B);
196
197 /* It's the time to set ctrl in sysinfo now; */
198 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
199 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
200
201 post_code(0x40);
202
203// die("Die Before MCT init.");
204
205 printk(BIOS_DEBUG, "raminit_amdmct()\n");
206 raminit_amdmct(sysinfo);
207 post_code(0x41);
208
209/*
210 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
211 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
214*/
215
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000216// die("After MCT init before CAR disabled.");
217
218 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000219 sb7xx_51xx_before_pci_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000220
221 post_code(0x42);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000222 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
223 post_code(0x43); // Should never see this post code.
224}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000225
226/**
227 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
228 * Description:
229 * This routine is called every time a non-coherent chain is processed.
230 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
231 * swap list. The first part of the list controls the BUID assignment and the
232 * second part of the list provides the device to device linking. Device orientation
233 * can be detected automatically, or explicitly. See documentation for more details.
234 *
235 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
236 * based on each device's unit count.
237 *
238 * Parameters:
239 * @param[in] u8 node = The node on which this chain is located
240 * @param[in] u8 link = The link on the host for this chain
241 * @param[out] u8** list = supply a pointer to a list
242 * @param[out] BOOL result = true to use a manual list
243 * false to initialize the link automatically
244 */
245BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
246{
247 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
248 /* If the BUID was adjusted in early_ht we need to do the manual override */
249 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
250 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
251 if ((node == 0) && (link == 0)) { /* BSP SB link */
252 *List = swaplist;
253 return 1;
254 }
255 }
256
257 return 0;
258}