blob: bda66bd1ddf692dd99e90b37b87a802bd916bc8d [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lijian Zhao2f764f72017-07-14 11:09:10 -07002
Pratik Prajapati201fa8f2017-08-16 11:42:40 -07003#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07004#include <device/pci.h>
5#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07006#include <fsp/util.h>
Dinesh Gehlot8a2c9042023-01-17 05:12:07 +00007#include <gpio.h>
Subrata Banik98376b82018-05-22 16:18:16 +05308#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +03009#include <intelblocks/cfg.h>
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060010#include <intelblocks/irq.h>
Subrata Banik819b1432018-09-28 19:56:54 +053011#include <intelblocks/itss.h>
Nico Huber9ea70c02019-10-12 15:16:33 +020012#include <intelblocks/pcie_rp.h>
Arthur Heymans08769c62022-05-09 14:33:15 +020013#include <intelblocks/systemagent.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070014#include <intelblocks/xdci.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070015#include <soc/intel/common/vbt.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070016#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070017#include <soc/ramstage.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070018
Elyes HAOUASc3385072019-03-21 15:38:06 +010019#include "chip.h"
20
Nico Huber9ea70c02019-10-12 15:16:33 +020021static const struct pcie_rp_group pch_lp_rp_groups[] = {
MAULIK V VAGHELAd9c5b142022-02-14 22:04:03 +053022 { .slot = PCH_DEV_SLOT_PCIE, .count = 8, .lcap_port_base = 1 },
23 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8, .lcap_port_base = 1 },
Nico Huber9ea70c02019-10-12 15:16:33 +020024 { 0 }
25};
26
27static const struct pcie_rp_group pch_h_rp_groups[] = {
MAULIK V VAGHELAd9c5b142022-02-14 22:04:03 +053028 { .slot = PCH_DEV_SLOT_PCIE, .count = 8, .lcap_port_base = 1 },
29 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8, .lcap_port_base = 1 },
30 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8, .lcap_port_base = 1 },
Nico Huber9ea70c02019-10-12 15:16:33 +020031 { 0 }
32};
33
Julius Wernercd49cce2019-03-05 16:53:33 -080034#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053035const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070036{
37 if (dev->path.type == DEVICE_PATH_DOMAIN)
38 return "PCI0";
39
Duncan Laurie1e64d232018-12-01 17:00:23 -080040 if (dev->path.type == DEVICE_PATH_USB) {
41 switch (dev->path.usb.port_type) {
42 case 0:
43 /* Root Hub */
44 return "RHUB";
45 case 2:
46 /* USB2 ports */
47 switch (dev->path.usb.port_id) {
48 case 0: return "HS01";
49 case 1: return "HS02";
50 case 2: return "HS03";
51 case 3: return "HS04";
52 case 4: return "HS05";
53 case 5: return "HS06";
54 case 6: return "HS07";
55 case 7: return "HS08";
56 case 8: return "HS09";
57 case 9: return "HS10";
58 case 10: return "HS11";
59 case 11: return "HS12";
60 }
61 break;
62 case 3:
63 /* USB3 ports */
64 switch (dev->path.usb.port_id) {
65 case 0: return "SS01";
66 case 1: return "SS02";
67 case 2: return "SS03";
68 case 3: return "SS04";
69 case 4: return "SS05";
70 case 5: return "SS06";
71 }
72 break;
73 }
74 return NULL;
75 }
76
Lijian Zhao2b074d92017-08-17 14:25:24 -070077 if (dev->path.type != DEVICE_PATH_PCI)
78 return NULL;
79
80 switch (dev->path.pci.devfn) {
81 case SA_DEVFN_ROOT: return "MCHC";
82 case SA_DEVFN_IGD: return "GFX0";
Matt DeVillier96a7d9e2023-11-01 17:03:02 -050083 case SA_DEVFN_TS: return "TCPU";
Lijian Zhao2b074d92017-08-17 14:25:24 -070084 case PCH_DEVFN_ISH: return "ISHB";
Matt DeVillierb065e812023-10-21 20:44:58 -050085 case SA_DEVFN_GNA: return "GNA";
Lijian Zhao2b074d92017-08-17 14:25:24 -070086 case PCH_DEVFN_XHCI: return "XHCI";
87 case PCH_DEVFN_USBOTG: return "XDCI";
Lijian Zhao2b074d92017-08-17 14:25:24 -070088 case PCH_DEVFN_I2C0: return "I2C0";
89 case PCH_DEVFN_I2C1: return "I2C1";
90 case PCH_DEVFN_I2C2: return "I2C2";
91 case PCH_DEVFN_I2C3: return "I2C3";
92 case PCH_DEVFN_CSE: return "CSE1";
93 case PCH_DEVFN_CSE_2: return "CSE2";
94 case PCH_DEVFN_CSE_IDER: return "CSED";
95 case PCH_DEVFN_CSE_KT: return "CSKT";
96 case PCH_DEVFN_CSE_3: return "CSE3";
Matt DeVillierf4dc46a2024-01-17 16:13:54 -060097 case PCH_DEVFN_SATA: return "SATA";
Lijian Zhao2b074d92017-08-17 14:25:24 -070098 case PCH_DEVFN_UART2: return "UAR2";
99 case PCH_DEVFN_I2C4: return "I2C4";
100 case PCH_DEVFN_I2C5: return "I2C5";
101 case PCH_DEVFN_PCIE1: return "RP01";
102 case PCH_DEVFN_PCIE2: return "RP02";
103 case PCH_DEVFN_PCIE3: return "RP03";
104 case PCH_DEVFN_PCIE4: return "RP04";
105 case PCH_DEVFN_PCIE5: return "RP05";
106 case PCH_DEVFN_PCIE6: return "RP06";
107 case PCH_DEVFN_PCIE7: return "RP07";
108 case PCH_DEVFN_PCIE8: return "RP08";
109 case PCH_DEVFN_PCIE9: return "RP09";
110 case PCH_DEVFN_PCIE10: return "RP10";
111 case PCH_DEVFN_PCIE11: return "RP11";
112 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -0700113 case PCH_DEVFN_PCIE13: return "RP13";
114 case PCH_DEVFN_PCIE14: return "RP14";
115 case PCH_DEVFN_PCIE15: return "RP15";
116 case PCH_DEVFN_PCIE16: return "RP16";
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800117 case PCH_DEVFN_PCIE17: return "RP17";
118 case PCH_DEVFN_PCIE18: return "RP18";
119 case PCH_DEVFN_PCIE19: return "RP19";
120 case PCH_DEVFN_PCIE20: return "RP20";
121 case PCH_DEVFN_PCIE21: return "RP21";
122 case PCH_DEVFN_PCIE22: return "RP22";
123 case PCH_DEVFN_PCIE23: return "RP23";
124 case PCH_DEVFN_PCIE24: return "RP24";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700125 case PCH_DEVFN_UART0: return "UAR0";
126 case PCH_DEVFN_UART1: return "UAR1";
127 case PCH_DEVFN_GSPI0: return "SPI0";
128 case PCH_DEVFN_GSPI1: return "SPI1";
129 case PCH_DEVFN_GSPI2: return "SPI2";
130 case PCH_DEVFN_EMMC: return "EMMC";
131 case PCH_DEVFN_SDCARD: return "SDXC";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700132 case PCH_DEVFN_P2SB: return "P2SB";
133 case PCH_DEVFN_PMC: return "PMC_";
134 case PCH_DEVFN_HDA: return "HDAS";
135 case PCH_DEVFN_SMBUS: return "SBUS";
136 case PCH_DEVFN_SPI: return "FSPI";
137 case PCH_DEVFN_GBE: return "IGBE";
138 case PCH_DEVFN_TRACEHUB:return "THUB";
139 }
140
141 return NULL;
142}
143#endif
144
Lijian Zhao2f764f72017-07-14 11:09:10 -0700145void soc_init_pre_device(void *chip_info)
146{
147 /* Perform silicon specific init. */
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200148 fsp_silicon_init();
Subrata Banika8733e32018-01-23 16:40:56 +0530149
150 /* Display FIRMWARE_VERSION_INFO_HOB */
151 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530152
Subrata Banik73b1bd72019-11-28 13:56:24 +0530153 soc_gpio_pm_configuration();
Nico Huber9ea70c02019-10-12 15:16:33 +0200154
155 /* swap enabled PCI ports in device tree if needed */
156 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
157 pcie_rp_update_devicetree(pch_h_rp_groups);
158 else
159 pcie_rp_update_devicetree(pch_lp_rp_groups);
Lijian Zhao2f764f72017-07-14 11:09:10 -0700160}
161
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600162static void cpu_fill_ssdt(const struct device *dev)
163{
164 generate_cpu_entries(dev);
165
166 if (!generate_pin_irq_map())
Julius Wernere9665952022-01-21 17:06:20 -0800167 printk(BIOS_ERR, "Failed to generate ACPI _PRT table!\n");
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600168}
169
170static void cpu_set_north_irqs(struct device *dev)
171{
172 irq_program_non_pch();
173}
174
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700175static struct device_operations pci_domain_ops = {
176 .read_resources = &pci_domain_read_resources,
177 .set_resources = &pci_domain_set_resources,
Arthur Heymans0b0113f2023-08-31 17:09:28 +0200178 .scan_bus = &pci_host_bridge_scan_bus,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600179#if CONFIG(HAVE_ACPI_TABLES)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700180 .acpi_name = &soc_acpi_name,
Arthur Heymans08769c62022-05-09 14:33:15 +0200181 .acpi_fill_ssdt = ssdt_set_above_4g_pci,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600182#endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700183};
184
185static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200186 .read_resources = noop_read_resources,
187 .set_resources = noop_set_resources,
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600188 .enable_resources = cpu_set_north_irqs,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600189#if CONFIG(HAVE_ACPI_TABLES)
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600190 .acpi_fill_ssdt = cpu_fill_ssdt,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600191#endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700192};
193
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200194static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700195{
196 /* Set the operations if it is a special bus type */
197 if (dev->path.type == DEVICE_PATH_DOMAIN)
198 dev->ops = &pci_domain_ops;
199 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
200 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100201 else if (dev->path.type == DEVICE_PATH_GPIO)
202 block_gpio_enable(dev);
Tim Wawrzynczakbd5b4aa2021-07-01 08:41:48 -0600203 else if (dev->path.type == DEVICE_PATH_PCI &&
204 dev->path.pci.devfn == PCH_DEVFN_PMC)
205 dev->ops = &pmc_ops;
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700206}
207
Lijian Zhao2f764f72017-07-14 11:09:10 -0700208struct chip_operations soc_intel_cannonlake_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +0900209 .name = "Intel Cannonlake",
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700210 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700211 .init = &soc_init_pre_device,
212};