blob: 80a6c01ce808b2088ebf359b45d2c11689b0575b [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lijian Zhao2f764f72017-07-14 11:09:10 -07002
Pratik Prajapati201fa8f2017-08-16 11:42:40 -07003#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07004#include <device/pci.h>
5#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07006#include <fsp/util.h>
Subrata Banik98376b82018-05-22 16:18:16 +05307#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +03008#include <intelblocks/cfg.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +01009#include <intelblocks/gpio.h>
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060010#include <intelblocks/irq.h>
Subrata Banik819b1432018-09-28 19:56:54 +053011#include <intelblocks/itss.h>
Nico Huber9ea70c02019-10-12 15:16:33 +020012#include <intelblocks/pcie_rp.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070013#include <intelblocks/xdci.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070014#include <soc/intel/common/vbt.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070015#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070016#include <soc/ramstage.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070017
Elyes HAOUASc3385072019-03-21 15:38:06 +010018#include "chip.h"
19
Nico Huber9ea70c02019-10-12 15:16:33 +020020static const struct pcie_rp_group pch_lp_rp_groups[] = {
21 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
22 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
23 { 0 }
24};
25
26static const struct pcie_rp_group pch_h_rp_groups[] = {
27 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
28 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
29 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8 },
30 { 0 }
31};
32
Julius Wernercd49cce2019-03-05 16:53:33 -080033#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053034const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070035{
36 if (dev->path.type == DEVICE_PATH_DOMAIN)
37 return "PCI0";
38
Duncan Laurie1e64d232018-12-01 17:00:23 -080039 if (dev->path.type == DEVICE_PATH_USB) {
40 switch (dev->path.usb.port_type) {
41 case 0:
42 /* Root Hub */
43 return "RHUB";
44 case 2:
45 /* USB2 ports */
46 switch (dev->path.usb.port_id) {
47 case 0: return "HS01";
48 case 1: return "HS02";
49 case 2: return "HS03";
50 case 3: return "HS04";
51 case 4: return "HS05";
52 case 5: return "HS06";
53 case 6: return "HS07";
54 case 7: return "HS08";
55 case 8: return "HS09";
56 case 9: return "HS10";
57 case 10: return "HS11";
58 case 11: return "HS12";
59 }
60 break;
61 case 3:
62 /* USB3 ports */
63 switch (dev->path.usb.port_id) {
64 case 0: return "SS01";
65 case 1: return "SS02";
66 case 2: return "SS03";
67 case 3: return "SS04";
68 case 4: return "SS05";
69 case 5: return "SS06";
70 }
71 break;
72 }
73 return NULL;
74 }
75
Lijian Zhao2b074d92017-08-17 14:25:24 -070076 if (dev->path.type != DEVICE_PATH_PCI)
77 return NULL;
78
79 switch (dev->path.pci.devfn) {
80 case SA_DEVFN_ROOT: return "MCHC";
81 case SA_DEVFN_IGD: return "GFX0";
82 case PCH_DEVFN_ISH: return "ISHB";
83 case PCH_DEVFN_XHCI: return "XHCI";
84 case PCH_DEVFN_USBOTG: return "XDCI";
85 case PCH_DEVFN_THERMAL: return "THRM";
86 case PCH_DEVFN_I2C0: return "I2C0";
87 case PCH_DEVFN_I2C1: return "I2C1";
88 case PCH_DEVFN_I2C2: return "I2C2";
89 case PCH_DEVFN_I2C3: return "I2C3";
90 case PCH_DEVFN_CSE: return "CSE1";
91 case PCH_DEVFN_CSE_2: return "CSE2";
92 case PCH_DEVFN_CSE_IDER: return "CSED";
93 case PCH_DEVFN_CSE_KT: return "CSKT";
94 case PCH_DEVFN_CSE_3: return "CSE3";
95 case PCH_DEVFN_SATA: return "SATA";
96 case PCH_DEVFN_UART2: return "UAR2";
97 case PCH_DEVFN_I2C4: return "I2C4";
98 case PCH_DEVFN_I2C5: return "I2C5";
99 case PCH_DEVFN_PCIE1: return "RP01";
100 case PCH_DEVFN_PCIE2: return "RP02";
101 case PCH_DEVFN_PCIE3: return "RP03";
102 case PCH_DEVFN_PCIE4: return "RP04";
103 case PCH_DEVFN_PCIE5: return "RP05";
104 case PCH_DEVFN_PCIE6: return "RP06";
105 case PCH_DEVFN_PCIE7: return "RP07";
106 case PCH_DEVFN_PCIE8: return "RP08";
107 case PCH_DEVFN_PCIE9: return "RP09";
108 case PCH_DEVFN_PCIE10: return "RP10";
109 case PCH_DEVFN_PCIE11: return "RP11";
110 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -0700111 case PCH_DEVFN_PCIE13: return "RP13";
112 case PCH_DEVFN_PCIE14: return "RP14";
113 case PCH_DEVFN_PCIE15: return "RP15";
114 case PCH_DEVFN_PCIE16: return "RP16";
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800115 case PCH_DEVFN_PCIE17: return "RP17";
116 case PCH_DEVFN_PCIE18: return "RP18";
117 case PCH_DEVFN_PCIE19: return "RP19";
118 case PCH_DEVFN_PCIE20: return "RP20";
119 case PCH_DEVFN_PCIE21: return "RP21";
120 case PCH_DEVFN_PCIE22: return "RP22";
121 case PCH_DEVFN_PCIE23: return "RP23";
122 case PCH_DEVFN_PCIE24: return "RP24";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700123 case PCH_DEVFN_UART0: return "UAR0";
124 case PCH_DEVFN_UART1: return "UAR1";
125 case PCH_DEVFN_GSPI0: return "SPI0";
126 case PCH_DEVFN_GSPI1: return "SPI1";
127 case PCH_DEVFN_GSPI2: return "SPI2";
128 case PCH_DEVFN_EMMC: return "EMMC";
129 case PCH_DEVFN_SDCARD: return "SDXC";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700130 case PCH_DEVFN_P2SB: return "P2SB";
131 case PCH_DEVFN_PMC: return "PMC_";
132 case PCH_DEVFN_HDA: return "HDAS";
133 case PCH_DEVFN_SMBUS: return "SBUS";
134 case PCH_DEVFN_SPI: return "FSPI";
135 case PCH_DEVFN_GBE: return "IGBE";
136 case PCH_DEVFN_TRACEHUB:return "THUB";
137 }
138
139 return NULL;
140}
141#endif
142
Lijian Zhao2f764f72017-07-14 11:09:10 -0700143void soc_init_pre_device(void *chip_info)
144{
145 /* Perform silicon specific init. */
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200146 fsp_silicon_init();
Subrata Banika8733e32018-01-23 16:40:56 +0530147
148 /* Display FIRMWARE_VERSION_INFO_HOB */
149 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530150
Subrata Banik73b1bd72019-11-28 13:56:24 +0530151 soc_gpio_pm_configuration();
Nico Huber9ea70c02019-10-12 15:16:33 +0200152
153 /* swap enabled PCI ports in device tree if needed */
154 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
155 pcie_rp_update_devicetree(pch_h_rp_groups);
156 else
157 pcie_rp_update_devicetree(pch_lp_rp_groups);
Lijian Zhao2f764f72017-07-14 11:09:10 -0700158}
159
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600160static void cpu_fill_ssdt(const struct device *dev)
161{
162 generate_cpu_entries(dev);
163
164 if (!generate_pin_irq_map())
165 printk(BIOS_ERR, "ERROR: Failed to generate ACPI _PRT table!\n");
166}
167
168static void cpu_set_north_irqs(struct device *dev)
169{
170 irq_program_non_pch();
171}
172
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700173static struct device_operations pci_domain_ops = {
174 .read_resources = &pci_domain_read_resources,
175 .set_resources = &pci_domain_set_resources,
176 .scan_bus = &pci_domain_scan_bus,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600177#if CONFIG(HAVE_ACPI_TABLES)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700178 .acpi_name = &soc_acpi_name,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600179#endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700180};
181
182static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200183 .read_resources = noop_read_resources,
184 .set_resources = noop_set_resources,
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600185 .enable_resources = cpu_set_north_irqs,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600186#if CONFIG(HAVE_ACPI_TABLES)
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -0600187 .acpi_fill_ssdt = cpu_fill_ssdt,
Tim Wawrzynczake2816062021-09-28 14:28:50 -0600188#endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700189};
190
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200191static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700192{
193 /* Set the operations if it is a special bus type */
194 if (dev->path.type == DEVICE_PATH_DOMAIN)
195 dev->ops = &pci_domain_ops;
196 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
197 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100198 else if (dev->path.type == DEVICE_PATH_GPIO)
199 block_gpio_enable(dev);
Tim Wawrzynczakbd5b4aa2021-07-01 08:41:48 -0600200 else if (dev->path.type == DEVICE_PATH_PCI &&
201 dev->path.pci.devfn == PCH_DEVFN_PMC)
202 dev->ops = &pmc_ops;
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700203}
204
Lijian Zhao2f764f72017-07-14 11:09:10 -0700205struct chip_operations soc_intel_cannonlake_ops = {
206 CHIP_NAME("Intel Cannonlake")
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700207 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700208 .init = &soc_init_pre_device,
209};