blob: 993e7f3d4adcc4fb66e4f178bf02c0db6575939c [file] [log] [blame]
Lijian Zhao2f764f72017-07-14 11:09:10 -07001/*
2 * This file is part of the coreboot project.
3 *
Lijian Zhaob269f872018-07-31 17:23:32 -07004 * Copyright (C) 2016-2018 Intel Corporation.
Lijian Zhao2f764f72017-07-14 11:09:10 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <chip.h>
Pratik Prajapati201fa8f2017-08-16 11:42:40 -070017#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070018#include <device/pci.h>
19#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070020#include <fsp/util.h>
Subrata Banik98376b82018-05-22 16:18:16 +053021#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053022#include <intelblocks/chip.h>
Subrata Banik819b1432018-09-28 19:56:54 +053023#include <intelblocks/itss.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070024#include <intelblocks/xdci.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070025#include <romstage_handoff.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070026#include <soc/intel/common/vbt.h>
Subrata Banik819b1432018-09-28 19:56:54 +053027#include <soc/itss.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070028#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070029#include <soc/ramstage.h>
30#include <string.h>
31
Julius Wernercd49cce2019-03-05 16:53:33 -080032#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053033const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070034{
35 if (dev->path.type == DEVICE_PATH_DOMAIN)
36 return "PCI0";
37
Duncan Laurie1e64d232018-12-01 17:00:23 -080038 if (dev->path.type == DEVICE_PATH_USB) {
39 switch (dev->path.usb.port_type) {
40 case 0:
41 /* Root Hub */
42 return "RHUB";
43 case 2:
44 /* USB2 ports */
45 switch (dev->path.usb.port_id) {
46 case 0: return "HS01";
47 case 1: return "HS02";
48 case 2: return "HS03";
49 case 3: return "HS04";
50 case 4: return "HS05";
51 case 5: return "HS06";
52 case 6: return "HS07";
53 case 7: return "HS08";
54 case 8: return "HS09";
55 case 9: return "HS10";
56 case 10: return "HS11";
57 case 11: return "HS12";
58 }
59 break;
60 case 3:
61 /* USB3 ports */
62 switch (dev->path.usb.port_id) {
63 case 0: return "SS01";
64 case 1: return "SS02";
65 case 2: return "SS03";
66 case 3: return "SS04";
67 case 4: return "SS05";
68 case 5: return "SS06";
69 }
70 break;
71 }
72 return NULL;
73 }
74
Lijian Zhao2b074d92017-08-17 14:25:24 -070075 if (dev->path.type != DEVICE_PATH_PCI)
76 return NULL;
77
78 switch (dev->path.pci.devfn) {
79 case SA_DEVFN_ROOT: return "MCHC";
80 case SA_DEVFN_IGD: return "GFX0";
81 case PCH_DEVFN_ISH: return "ISHB";
82 case PCH_DEVFN_XHCI: return "XHCI";
83 case PCH_DEVFN_USBOTG: return "XDCI";
84 case PCH_DEVFN_THERMAL: return "THRM";
85 case PCH_DEVFN_I2C0: return "I2C0";
86 case PCH_DEVFN_I2C1: return "I2C1";
87 case PCH_DEVFN_I2C2: return "I2C2";
88 case PCH_DEVFN_I2C3: return "I2C3";
89 case PCH_DEVFN_CSE: return "CSE1";
90 case PCH_DEVFN_CSE_2: return "CSE2";
91 case PCH_DEVFN_CSE_IDER: return "CSED";
92 case PCH_DEVFN_CSE_KT: return "CSKT";
93 case PCH_DEVFN_CSE_3: return "CSE3";
94 case PCH_DEVFN_SATA: return "SATA";
95 case PCH_DEVFN_UART2: return "UAR2";
96 case PCH_DEVFN_I2C4: return "I2C4";
97 case PCH_DEVFN_I2C5: return "I2C5";
98 case PCH_DEVFN_PCIE1: return "RP01";
99 case PCH_DEVFN_PCIE2: return "RP02";
100 case PCH_DEVFN_PCIE3: return "RP03";
101 case PCH_DEVFN_PCIE4: return "RP04";
102 case PCH_DEVFN_PCIE5: return "RP05";
103 case PCH_DEVFN_PCIE6: return "RP06";
104 case PCH_DEVFN_PCIE7: return "RP07";
105 case PCH_DEVFN_PCIE8: return "RP08";
106 case PCH_DEVFN_PCIE9: return "RP09";
107 case PCH_DEVFN_PCIE10: return "RP10";
108 case PCH_DEVFN_PCIE11: return "RP11";
109 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -0700110 case PCH_DEVFN_PCIE13: return "RP13";
111 case PCH_DEVFN_PCIE14: return "RP14";
112 case PCH_DEVFN_PCIE15: return "RP15";
113 case PCH_DEVFN_PCIE16: return "RP16";
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800114 case PCH_DEVFN_PCIE17: return "RP17";
115 case PCH_DEVFN_PCIE18: return "RP18";
116 case PCH_DEVFN_PCIE19: return "RP19";
117 case PCH_DEVFN_PCIE20: return "RP20";
118 case PCH_DEVFN_PCIE21: return "RP21";
119 case PCH_DEVFN_PCIE22: return "RP22";
120 case PCH_DEVFN_PCIE23: return "RP23";
121 case PCH_DEVFN_PCIE24: return "RP24";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700122 case PCH_DEVFN_UART0: return "UAR0";
123 case PCH_DEVFN_UART1: return "UAR1";
124 case PCH_DEVFN_GSPI0: return "SPI0";
125 case PCH_DEVFN_GSPI1: return "SPI1";
126 case PCH_DEVFN_GSPI2: return "SPI2";
127 case PCH_DEVFN_EMMC: return "EMMC";
128 case PCH_DEVFN_SDCARD: return "SDXC";
129 case PCH_DEVFN_LPC: return "LPCB";
130 case PCH_DEVFN_P2SB: return "P2SB";
131 case PCH_DEVFN_PMC: return "PMC_";
132 case PCH_DEVFN_HDA: return "HDAS";
133 case PCH_DEVFN_SMBUS: return "SBUS";
134 case PCH_DEVFN_SPI: return "FSPI";
135 case PCH_DEVFN_GBE: return "IGBE";
136 case PCH_DEVFN_TRACEHUB:return "THUB";
137 }
138
139 return NULL;
140}
141#endif
142
Furquan Shaikh86d2afb2019-02-05 13:59:47 -0800143/*
144 * TODO(furquan): Get rid of this workaround once FSP is fixed. Currently, FSP-S
145 * configures GPIOs when it should not and this results in coreboot GPIO
146 * configuration being overwritten. Until FSP is fixed, maintain the reference
147 * of GPIO config table from mainboard and use that to re-configure GPIOs after
148 * FSP-S is done.
149 */
150void cnl_configure_pads(const struct pad_config *cfg, size_t num_pads)
151{
152 static const struct pad_config *g_cfg;
153 static size_t g_num_pads;
154
155 /*
156 * If cfg and num_pads are passed in from mainboard, maintain a
157 * reference to the GPIO table.
158 */
159 if ((cfg == NULL) || (num_pads == 0)) {
160 cfg = g_cfg;
161 num_pads = g_num_pads;
162 } else {
163 g_cfg = cfg;
164 g_num_pads = num_pads;
165 }
166
167 gpio_configure_pads(cfg, num_pads);
168}
169
Lijian Zhao2f764f72017-07-14 11:09:10 -0700170void soc_init_pre_device(void *chip_info)
171{
Subrata Banik819b1432018-09-28 19:56:54 +0530172 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
173 * default policy that doesn't honor boards' requirements. */
174 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
175
Lijian Zhao2f764f72017-07-14 11:09:10 -0700176 /* Perform silicon specific init. */
177 fsp_silicon_init(romstage_handoff_is_resume());
Subrata Banika8733e32018-01-23 16:40:56 +0530178
179 /* Display FIRMWARE_VERSION_INFO_HOB */
180 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530181
182 /* Restore GPIO IRQ polarities back to previous settings. */
183 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
Furquan Shaikh86d2afb2019-02-05 13:59:47 -0800184
185 /* TODO(furquan): Get rid of this workaround once FSP is fixed. */
186 cnl_configure_pads(NULL, 0);
Lijian Zhao2f764f72017-07-14 11:09:10 -0700187}
188
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200189static void pci_domain_set_resources(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700190{
191 assign_resources(dev->link_list);
192}
193
194static struct device_operations pci_domain_ops = {
195 .read_resources = &pci_domain_read_resources,
196 .set_resources = &pci_domain_set_resources,
197 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800198 #if CONFIG(HAVE_ACPI_TABLES)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700199 .acpi_name = &soc_acpi_name,
200 #endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700201};
202
203static struct device_operations cpu_bus_ops = {
204 .read_resources = DEVICE_NOOP,
205 .set_resources = DEVICE_NOOP,
206 .enable_resources = DEVICE_NOOP,
207 .init = DEVICE_NOOP,
Shaunak Saha95b61752017-10-04 23:08:40 -0700208 .acpi_fill_ssdt_generator = generate_cpu_entries,
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700209};
210
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200211static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700212{
213 /* Set the operations if it is a special bus type */
214 if (dev->path.type == DEVICE_PATH_DOMAIN)
215 dev->ops = &pci_domain_ops;
216 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
217 dev->ops = &cpu_bus_ops;
218}
219
Lijian Zhao2f764f72017-07-14 11:09:10 -0700220struct chip_operations soc_intel_cannonlake_ops = {
221 CHIP_NAME("Intel Cannonlake")
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700222 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700223 .init = &soc_init_pre_device,
224};