blob: 0529c5ca8cdea419f6055e608e7aae0f4900beac [file] [log] [blame]
Lijian Zhao2f764f72017-07-14 11:09:10 -07001/*
2 * This file is part of the coreboot project.
3 *
Lijian Zhaob269f872018-07-31 17:23:32 -07004 * Copyright (C) 2016-2018 Intel Corporation.
Lijian Zhao2f764f72017-07-14 11:09:10 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <chip.h>
17#include <console/console.h>
Pratik Prajapati201fa8f2017-08-16 11:42:40 -070018#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070019#include <device/pci.h>
20#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070021#include <fsp/util.h>
Subrata Banik98376b82018-05-22 16:18:16 +053022#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053023#include <intelblocks/chip.h>
Subrata Banik819b1432018-09-28 19:56:54 +053024#include <intelblocks/itss.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070025#include <intelblocks/xdci.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070026#include <romstage_handoff.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070027#include <soc/intel/common/vbt.h>
Subrata Banik819b1432018-09-28 19:56:54 +053028#include <soc/itss.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070029#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070030#include <soc/ramstage.h>
31#include <string.h>
32
Lijian Zhao2b074d92017-08-17 14:25:24 -070033#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053034const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070035{
36 if (dev->path.type == DEVICE_PATH_DOMAIN)
37 return "PCI0";
38
39 if (dev->path.type != DEVICE_PATH_PCI)
40 return NULL;
41
42 switch (dev->path.pci.devfn) {
43 case SA_DEVFN_ROOT: return "MCHC";
44 case SA_DEVFN_IGD: return "GFX0";
45 case PCH_DEVFN_ISH: return "ISHB";
46 case PCH_DEVFN_XHCI: return "XHCI";
47 case PCH_DEVFN_USBOTG: return "XDCI";
48 case PCH_DEVFN_THERMAL: return "THRM";
49 case PCH_DEVFN_I2C0: return "I2C0";
50 case PCH_DEVFN_I2C1: return "I2C1";
51 case PCH_DEVFN_I2C2: return "I2C2";
52 case PCH_DEVFN_I2C3: return "I2C3";
53 case PCH_DEVFN_CSE: return "CSE1";
54 case PCH_DEVFN_CSE_2: return "CSE2";
55 case PCH_DEVFN_CSE_IDER: return "CSED";
56 case PCH_DEVFN_CSE_KT: return "CSKT";
57 case PCH_DEVFN_CSE_3: return "CSE3";
58 case PCH_DEVFN_SATA: return "SATA";
59 case PCH_DEVFN_UART2: return "UAR2";
60 case PCH_DEVFN_I2C4: return "I2C4";
61 case PCH_DEVFN_I2C5: return "I2C5";
62 case PCH_DEVFN_PCIE1: return "RP01";
63 case PCH_DEVFN_PCIE2: return "RP02";
64 case PCH_DEVFN_PCIE3: return "RP03";
65 case PCH_DEVFN_PCIE4: return "RP04";
66 case PCH_DEVFN_PCIE5: return "RP05";
67 case PCH_DEVFN_PCIE6: return "RP06";
68 case PCH_DEVFN_PCIE7: return "RP07";
69 case PCH_DEVFN_PCIE8: return "RP08";
70 case PCH_DEVFN_PCIE9: return "RP09";
71 case PCH_DEVFN_PCIE10: return "RP10";
72 case PCH_DEVFN_PCIE11: return "RP11";
73 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -070074 case PCH_DEVFN_PCIE13: return "RP13";
75 case PCH_DEVFN_PCIE14: return "RP14";
76 case PCH_DEVFN_PCIE15: return "RP15";
77 case PCH_DEVFN_PCIE16: return "RP16";
Lijian Zhao2b074d92017-08-17 14:25:24 -070078 case PCH_DEVFN_UART0: return "UAR0";
79 case PCH_DEVFN_UART1: return "UAR1";
80 case PCH_DEVFN_GSPI0: return "SPI0";
81 case PCH_DEVFN_GSPI1: return "SPI1";
82 case PCH_DEVFN_GSPI2: return "SPI2";
83 case PCH_DEVFN_EMMC: return "EMMC";
84 case PCH_DEVFN_SDCARD: return "SDXC";
85 case PCH_DEVFN_LPC: return "LPCB";
86 case PCH_DEVFN_P2SB: return "P2SB";
87 case PCH_DEVFN_PMC: return "PMC_";
88 case PCH_DEVFN_HDA: return "HDAS";
89 case PCH_DEVFN_SMBUS: return "SBUS";
90 case PCH_DEVFN_SPI: return "FSPI";
91 case PCH_DEVFN_GBE: return "IGBE";
92 case PCH_DEVFN_TRACEHUB:return "THUB";
93 }
94
95 return NULL;
96}
97#endif
98
Lijian Zhao2f764f72017-07-14 11:09:10 -070099void soc_init_pre_device(void *chip_info)
100{
Subrata Banik819b1432018-09-28 19:56:54 +0530101 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
102 * default policy that doesn't honor boards' requirements. */
103 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
104
Lijian Zhao2f764f72017-07-14 11:09:10 -0700105 /* Perform silicon specific init. */
106 fsp_silicon_init(romstage_handoff_is_resume());
Subrata Banika8733e32018-01-23 16:40:56 +0530107
108 /* Display FIRMWARE_VERSION_INFO_HOB */
109 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530110
111 /* Restore GPIO IRQ polarities back to previous settings. */
112 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
Lijian Zhao2f764f72017-07-14 11:09:10 -0700113}
114
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200115static void pci_domain_set_resources(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700116{
117 assign_resources(dev->link_list);
118}
119
120static struct device_operations pci_domain_ops = {
121 .read_resources = &pci_domain_read_resources,
122 .set_resources = &pci_domain_set_resources,
123 .scan_bus = &pci_domain_scan_bus,
Lijian Zhao2b074d92017-08-17 14:25:24 -0700124 #if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
125 .acpi_name = &soc_acpi_name,
126 #endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700127};
128
129static struct device_operations cpu_bus_ops = {
130 .read_resources = DEVICE_NOOP,
131 .set_resources = DEVICE_NOOP,
132 .enable_resources = DEVICE_NOOP,
133 .init = DEVICE_NOOP,
Shaunak Saha95b61752017-10-04 23:08:40 -0700134 .acpi_fill_ssdt_generator = generate_cpu_entries,
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700135};
136
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200137static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700138{
139 /* Set the operations if it is a special bus type */
140 if (dev->path.type == DEVICE_PATH_DOMAIN)
141 dev->ops = &pci_domain_ops;
142 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
143 dev->ops = &cpu_bus_ops;
144}
145
Lijian Zhao2f764f72017-07-14 11:09:10 -0700146struct chip_operations soc_intel_cannonlake_ops = {
147 CHIP_NAME("Intel Cannonlake")
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700148 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700149 .init = &soc_init_pre_device,
150};