blob: df9b908813be462793bb064d50d25941cab31d15 [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Lijian Zhao2f764f72017-07-14 11:09:10 -07003
Pratik Prajapati201fa8f2017-08-16 11:42:40 -07004#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07005#include <device/pci.h>
6#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07007#include <fsp/util.h>
Subrata Banik98376b82018-05-22 16:18:16 +05308#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +03009#include <intelblocks/cfg.h>
Subrata Banik819b1432018-09-28 19:56:54 +053010#include <intelblocks/itss.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070011#include <intelblocks/xdci.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070012#include <romstage_handoff.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070013#include <soc/intel/common/vbt.h>
Subrata Banik73b1bd72019-11-28 13:56:24 +053014#include <soc/gpio.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070015#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070016#include <soc/ramstage.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070017
Elyes HAOUASc3385072019-03-21 15:38:06 +010018#include "chip.h"
19
Julius Wernercd49cce2019-03-05 16:53:33 -080020#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053021const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070022{
23 if (dev->path.type == DEVICE_PATH_DOMAIN)
24 return "PCI0";
25
Duncan Laurie1e64d232018-12-01 17:00:23 -080026 if (dev->path.type == DEVICE_PATH_USB) {
27 switch (dev->path.usb.port_type) {
28 case 0:
29 /* Root Hub */
30 return "RHUB";
31 case 2:
32 /* USB2 ports */
33 switch (dev->path.usb.port_id) {
34 case 0: return "HS01";
35 case 1: return "HS02";
36 case 2: return "HS03";
37 case 3: return "HS04";
38 case 4: return "HS05";
39 case 5: return "HS06";
40 case 6: return "HS07";
41 case 7: return "HS08";
42 case 8: return "HS09";
43 case 9: return "HS10";
44 case 10: return "HS11";
45 case 11: return "HS12";
46 }
47 break;
48 case 3:
49 /* USB3 ports */
50 switch (dev->path.usb.port_id) {
51 case 0: return "SS01";
52 case 1: return "SS02";
53 case 2: return "SS03";
54 case 3: return "SS04";
55 case 4: return "SS05";
56 case 5: return "SS06";
57 }
58 break;
59 }
60 return NULL;
61 }
62
Lijian Zhao2b074d92017-08-17 14:25:24 -070063 if (dev->path.type != DEVICE_PATH_PCI)
64 return NULL;
65
66 switch (dev->path.pci.devfn) {
67 case SA_DEVFN_ROOT: return "MCHC";
68 case SA_DEVFN_IGD: return "GFX0";
69 case PCH_DEVFN_ISH: return "ISHB";
70 case PCH_DEVFN_XHCI: return "XHCI";
71 case PCH_DEVFN_USBOTG: return "XDCI";
72 case PCH_DEVFN_THERMAL: return "THRM";
73 case PCH_DEVFN_I2C0: return "I2C0";
74 case PCH_DEVFN_I2C1: return "I2C1";
75 case PCH_DEVFN_I2C2: return "I2C2";
76 case PCH_DEVFN_I2C3: return "I2C3";
77 case PCH_DEVFN_CSE: return "CSE1";
78 case PCH_DEVFN_CSE_2: return "CSE2";
79 case PCH_DEVFN_CSE_IDER: return "CSED";
80 case PCH_DEVFN_CSE_KT: return "CSKT";
81 case PCH_DEVFN_CSE_3: return "CSE3";
82 case PCH_DEVFN_SATA: return "SATA";
83 case PCH_DEVFN_UART2: return "UAR2";
84 case PCH_DEVFN_I2C4: return "I2C4";
85 case PCH_DEVFN_I2C5: return "I2C5";
86 case PCH_DEVFN_PCIE1: return "RP01";
87 case PCH_DEVFN_PCIE2: return "RP02";
88 case PCH_DEVFN_PCIE3: return "RP03";
89 case PCH_DEVFN_PCIE4: return "RP04";
90 case PCH_DEVFN_PCIE5: return "RP05";
91 case PCH_DEVFN_PCIE6: return "RP06";
92 case PCH_DEVFN_PCIE7: return "RP07";
93 case PCH_DEVFN_PCIE8: return "RP08";
94 case PCH_DEVFN_PCIE9: return "RP09";
95 case PCH_DEVFN_PCIE10: return "RP10";
96 case PCH_DEVFN_PCIE11: return "RP11";
97 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -070098 case PCH_DEVFN_PCIE13: return "RP13";
99 case PCH_DEVFN_PCIE14: return "RP14";
100 case PCH_DEVFN_PCIE15: return "RP15";
101 case PCH_DEVFN_PCIE16: return "RP16";
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800102 case PCH_DEVFN_PCIE17: return "RP17";
103 case PCH_DEVFN_PCIE18: return "RP18";
104 case PCH_DEVFN_PCIE19: return "RP19";
105 case PCH_DEVFN_PCIE20: return "RP20";
106 case PCH_DEVFN_PCIE21: return "RP21";
107 case PCH_DEVFN_PCIE22: return "RP22";
108 case PCH_DEVFN_PCIE23: return "RP23";
109 case PCH_DEVFN_PCIE24: return "RP24";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700110 case PCH_DEVFN_UART0: return "UAR0";
111 case PCH_DEVFN_UART1: return "UAR1";
112 case PCH_DEVFN_GSPI0: return "SPI0";
113 case PCH_DEVFN_GSPI1: return "SPI1";
114 case PCH_DEVFN_GSPI2: return "SPI2";
115 case PCH_DEVFN_EMMC: return "EMMC";
116 case PCH_DEVFN_SDCARD: return "SDXC";
117 case PCH_DEVFN_LPC: return "LPCB";
118 case PCH_DEVFN_P2SB: return "P2SB";
119 case PCH_DEVFN_PMC: return "PMC_";
120 case PCH_DEVFN_HDA: return "HDAS";
121 case PCH_DEVFN_SMBUS: return "SBUS";
122 case PCH_DEVFN_SPI: return "FSPI";
123 case PCH_DEVFN_GBE: return "IGBE";
124 case PCH_DEVFN_TRACEHUB:return "THUB";
125 }
126
127 return NULL;
128}
129#endif
130
Furquan Shaikh86d2afb2019-02-05 13:59:47 -0800131/*
132 * TODO(furquan): Get rid of this workaround once FSP is fixed. Currently, FSP-S
133 * configures GPIOs when it should not and this results in coreboot GPIO
134 * configuration being overwritten. Until FSP is fixed, maintain the reference
135 * of GPIO config table from mainboard and use that to re-configure GPIOs after
136 * FSP-S is done.
137 */
138void cnl_configure_pads(const struct pad_config *cfg, size_t num_pads)
139{
140 static const struct pad_config *g_cfg;
141 static size_t g_num_pads;
142
143 /*
144 * If cfg and num_pads are passed in from mainboard, maintain a
145 * reference to the GPIO table.
146 */
147 if ((cfg == NULL) || (num_pads == 0)) {
148 cfg = g_cfg;
149 num_pads = g_num_pads;
150 } else {
151 g_cfg = cfg;
152 g_num_pads = num_pads;
153 }
154
155 gpio_configure_pads(cfg, num_pads);
156}
157
Lijian Zhao2f764f72017-07-14 11:09:10 -0700158void soc_init_pre_device(void *chip_info)
159{
160 /* Perform silicon specific init. */
161 fsp_silicon_init(romstage_handoff_is_resume());
Subrata Banika8733e32018-01-23 16:40:56 +0530162
163 /* Display FIRMWARE_VERSION_INFO_HOB */
164 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530165
Furquan Shaikh86d2afb2019-02-05 13:59:47 -0800166 /* TODO(furquan): Get rid of this workaround once FSP is fixed. */
167 cnl_configure_pads(NULL, 0);
Subrata Banik76a8f9e2019-05-15 21:23:18 +0530168
Subrata Banik73b1bd72019-11-28 13:56:24 +0530169 soc_gpio_pm_configuration();
Lijian Zhao2f764f72017-07-14 11:09:10 -0700170}
171
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200172static void pci_domain_set_resources(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700173{
174 assign_resources(dev->link_list);
175}
176
177static struct device_operations pci_domain_ops = {
178 .read_resources = &pci_domain_read_resources,
179 .set_resources = &pci_domain_set_resources,
180 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800181 #if CONFIG(HAVE_ACPI_TABLES)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700182 .acpi_name = &soc_acpi_name,
183 #endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700184};
185
186static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200187 .read_resources = noop_read_resources,
188 .set_resources = noop_set_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200189 .acpi_fill_ssdt = generate_cpu_entries,
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700190};
191
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200192static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700193{
194 /* Set the operations if it is a special bus type */
195 if (dev->path.type == DEVICE_PATH_DOMAIN)
196 dev->ops = &pci_domain_ops;
197 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
198 dev->ops = &cpu_bus_ops;
199}
200
Lijian Zhao2f764f72017-07-14 11:09:10 -0700201struct chip_operations soc_intel_cannonlake_ops = {
202 CHIP_NAME("Intel Cannonlake")
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700203 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700204 .init = &soc_init_pre_device,
205};