blob: 4b5f2b3a242aff5defb846570a17d56c12eaa257 [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002
Angel Pons12bd8ab2020-11-13 23:10:52 +01003#include <assert.h>
Elyes HAOUASf97c1c92019-12-03 18:22:06 +01004#include <commonlib/helpers.h>
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01005#include <console/console.h>
Angel Pons47a80a02020-12-07 13:15:23 +01006#include <cpu/intel/model_206ax/model_206ax.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01009#include <northbridge/intel/sandybridge/chip.h>
10#include <device/pci_def.h>
11#include <delay.h>
Elyes HAOUAS1d6484a2020-07-10 11:18:11 +020012#include <types.h>
Elyes HAOUAS1d3b3c32019-05-04 08:12:42 +020013
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010014#include "raminit_native.h"
15#include "raminit_common.h"
Angel Pons7f6586f2020-03-21 12:45:12 +010016#include "raminit_tables.h"
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010017#include "sandybridge.h"
18
Angel Pons7c49cb82020-03-16 23:17:32 +010019/* FIXME: no support for 3-channel chipsets */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010020
21static void sfence(void)
22{
23 asm volatile ("sfence");
24}
25
Angel Pons7c49cb82020-03-16 23:17:32 +010026/* Toggle IO reset bit */
27static void toggle_io_reset(void)
28{
Angel Pons66780a02021-03-26 13:33:22 +010029 u32 r32 = mchbar_read32(MC_INIT_STATE_G);
30 mchbar_write32(MC_INIT_STATE_G, r32 | (1 << 5));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010031 udelay(1);
Angel Pons66780a02021-03-26 13:33:22 +010032 mchbar_write32(MC_INIT_STATE_G, r32 & ~(1 << 5));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010033 udelay(1);
34}
35
36static u32 get_XOVER_CLK(u8 rankmap)
37{
38 return rankmap << 24;
39}
40
41static u32 get_XOVER_CMD(u8 rankmap)
42{
43 u32 reg;
44
Angel Pons7c49cb82020-03-16 23:17:32 +010045 /* Enable xover cmd */
Angel Pons5db1b152020-12-13 16:37:53 +010046 reg = 1 << 14;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010047
Angel Pons7c49cb82020-03-16 23:17:32 +010048 /* Enable xover ctl */
49 if (rankmap & 0x03)
50 reg |= (1 << 17);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010051
Angel Pons7c49cb82020-03-16 23:17:32 +010052 if (rankmap & 0x0c)
53 reg |= (1 << 26);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010054
55 return reg;
56}
57
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010058void dram_find_common_params(ramctr_timing *ctrl)
59{
60 size_t valid_dimms;
61 int channel, slot;
62 dimm_info *dimms = &ctrl->info;
63
64 ctrl->cas_supported = (1 << (MAX_CAS - MIN_CAS + 1)) - 1;
65 valid_dimms = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +010066
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010067 FOR_ALL_CHANNELS for (slot = 0; slot < 2; slot++) {
Angel Pons7c49cb82020-03-16 23:17:32 +010068
Angel Ponsafb3d7e2021-03-28 13:43:13 +020069 const struct dimm_attr_ddr3_st *dimm = &dimms->dimm[channel][slot];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010070 if (dimm->dram_type != SPD_MEMORY_TYPE_SDRAM_DDR3)
71 continue;
Angel Pons7c49cb82020-03-16 23:17:32 +010072
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010073 valid_dimms++;
74
75 /* Find all possible CAS combinations */
76 ctrl->cas_supported &= dimm->cas_supported;
77
78 /* Find the smallest common latencies supported by all DIMMs */
Angel Pons7c49cb82020-03-16 23:17:32 +010079 ctrl->tCK = MAX(ctrl->tCK, dimm->tCK);
80 ctrl->tAA = MAX(ctrl->tAA, dimm->tAA);
81 ctrl->tWR = MAX(ctrl->tWR, dimm->tWR);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010082 ctrl->tRCD = MAX(ctrl->tRCD, dimm->tRCD);
83 ctrl->tRRD = MAX(ctrl->tRRD, dimm->tRRD);
Angel Pons7c49cb82020-03-16 23:17:32 +010084 ctrl->tRP = MAX(ctrl->tRP, dimm->tRP);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010085 ctrl->tRAS = MAX(ctrl->tRAS, dimm->tRAS);
86 ctrl->tRFC = MAX(ctrl->tRFC, dimm->tRFC);
87 ctrl->tWTR = MAX(ctrl->tWTR, dimm->tWTR);
88 ctrl->tRTP = MAX(ctrl->tRTP, dimm->tRTP);
89 ctrl->tFAW = MAX(ctrl->tFAW, dimm->tFAW);
Dan Elkoubydabebc32018-04-13 18:47:10 +030090 ctrl->tCWL = MAX(ctrl->tCWL, dimm->tCWL);
91 ctrl->tCMD = MAX(ctrl->tCMD, dimm->tCMD);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010092 }
93
94 if (!ctrl->cas_supported)
Angel Pons7c49cb82020-03-16 23:17:32 +010095 die("Unsupported DIMM combination. DIMMS do not support common CAS latency");
96
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010097 if (!valid_dimms)
98 die("No valid DIMMs found");
99}
100
Angel Pons88521882020-01-05 20:21:20 +0100101void dram_xover(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100102{
103 u32 reg;
104 int channel;
105
106 FOR_ALL_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +0100107 /* Enable xover clk */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100108 reg = get_XOVER_CLK(ctrl->rankmap[channel]);
Angel Pons88521882020-01-05 20:21:20 +0100109 printram("XOVER CLK [%x] = %x\n", GDCRCKPICODE_ch(channel), reg);
Angel Pons66780a02021-03-26 13:33:22 +0100110 mchbar_write32(GDCRCKPICODE_ch(channel), reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100111
Angel Pons7c49cb82020-03-16 23:17:32 +0100112 /* Enable xover ctl & xover cmd */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100113 reg = get_XOVER_CMD(ctrl->rankmap[channel]);
Angel Pons88521882020-01-05 20:21:20 +0100114 printram("XOVER CMD [%x] = %x\n", GDCRCMDPICODING_ch(channel), reg);
Angel Pons66780a02021-03-26 13:33:22 +0100115 mchbar_write32(GDCRCMDPICODING_ch(channel), reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100116 }
117}
118
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100119static void dram_odt_stretch(ramctr_timing *ctrl, int channel)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100120{
Angel Pons89ae6b82020-03-21 13:23:32 +0100121 u32 addr, stretch;
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100122
123 stretch = ctrl->ref_card_offset[channel];
Angel Pons7c49cb82020-03-16 23:17:32 +0100124 /*
125 * ODT stretch:
126 * Delay ODT signal by stretch value. Useful for multi DIMM setups on the same channel.
127 */
Angel Pons89ae6b82020-03-21 13:23:32 +0100128 if (IS_SANDY_CPU(ctrl->cpu) && IS_SANDY_CPU_C(ctrl->cpu)) {
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100129 if (stretch == 2)
130 stretch = 3;
Angel Pons7c49cb82020-03-16 23:17:32 +0100131
Angel Pons88521882020-01-05 20:21:20 +0100132 addr = SCHED_SECOND_CBIT_ch(channel);
Angel Pons66780a02021-03-26 13:33:22 +0100133 mchbar_clrsetbits32(addr, 0xf << 10, stretch << 12 | stretch << 10);
134 printk(RAM_DEBUG, "OTHP Workaround [%x] = %x\n", addr, mchbar_read32(addr));
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100135 } else {
Angel Pons88521882020-01-05 20:21:20 +0100136 addr = TC_OTHP_ch(channel);
Angel Pons7a612742020-11-12 13:34:03 +0100137 union tc_othp_reg tc_othp = {
Angel Pons66780a02021-03-26 13:33:22 +0100138 .raw = mchbar_read32(addr),
Angel Pons7a612742020-11-12 13:34:03 +0100139 };
140 tc_othp.odt_delay_d0 = stretch;
141 tc_othp.odt_delay_d1 = stretch;
Angel Pons66780a02021-03-26 13:33:22 +0100142 mchbar_write32(addr, tc_othp.raw);
143 printk(RAM_DEBUG, "OTHP [%x] = %x\n", addr, mchbar_read32(addr));
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100144 }
145}
146
147void dram_timing_regs(ramctr_timing *ctrl)
148{
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100149 int channel;
150
Angel Pons81378062020-11-12 13:46:21 +0100151 /* BIN parameters */
152 const union tc_dbp_reg tc_dbp = {
153 .tRCD = ctrl->tRCD,
154 .tRP = ctrl->tRP,
155 .tAA = ctrl->CAS,
156 .tCWL = ctrl->CWL,
157 .tRAS = ctrl->tRAS,
158 };
159
160 /* Regular access parameters */
161 const union tc_rap_reg tc_rap = {
162 .tRRD = ctrl->tRRD,
163 .tRTP = ctrl->tRTP,
164 .tCKE = ctrl->tCKE,
165 .tWTR = ctrl->tWTR,
166 .tFAW = ctrl->tFAW,
167 .tWR = ctrl->tWR,
168 .tCMD = 3,
169 };
170
171 /* Other parameters */
172 const union tc_othp_reg tc_othp = {
Angel Ponsda437372021-01-24 18:34:51 +0100173 .tXPDLL = MIN(ctrl->tXPDLL, 31),
174 .tXP = MIN(ctrl->tXP, 7),
Angel Pons81378062020-11-12 13:46:21 +0100175 .tAONPD = ctrl->tAONPD,
176 .tCPDED = 2,
Angel Pons2ad03a42020-11-19 11:07:27 +0100177 .tPRPDEN = 1,
Angel Pons81378062020-11-12 13:46:21 +0100178 };
179
180 /*
Angel Ponsda437372021-01-24 18:34:51 +0100181 * If tXP and tXPDLL are very high, they no longer fit in the bitfields
182 * of the TC_OTHP register. If so, we set bits in TC_DTP to compensate.
Angel Pons81378062020-11-12 13:46:21 +0100183 * This can only happen on Ivy Bridge, and when overclocking the RAM.
184 */
185 const union tc_dtp_reg tc_dtp = {
186 .overclock_tXP = ctrl->tXP >= 8,
187 .overclock_tXPDLL = ctrl->tXPDLL >= 32,
188 };
189
190 /*
191 * TC-Refresh timing parameters:
192 * The tREFIx9 field should be programmed to minimum of 8.9 * tREFI (to allow
193 * for possible delays from ZQ or isoc) and tRASmax (70us) divided by 1024.
194 */
195 const u32 val32 = MIN((ctrl->tREFI * 89) / 10, (70000 << 8) / ctrl->tCK);
196
197 const union tc_rftp_reg tc_rftp = {
198 .tREFI = ctrl->tREFI,
199 .tRFC = ctrl->tRFC,
200 .tREFIx9 = val32 / 1024,
201 };
202
203 /* Self-refresh timing parameters */
204 const union tc_srftp_reg tc_srftp = {
205 .tXSDLL = tDLLK,
206 .tXS_offset = ctrl->tXSOffset,
207 .tZQOPER = tDLLK - ctrl->tXSOffset,
208 .tMOD = ctrl->tMOD - 8,
209 };
210
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100211 FOR_ALL_CHANNELS {
Angel Pons7a612742020-11-12 13:34:03 +0100212 printram("DBP [%x] = %x\n", TC_DBP_ch(channel), tc_dbp.raw);
Angel Pons66780a02021-03-26 13:33:22 +0100213 mchbar_write32(TC_DBP_ch(channel), tc_dbp.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100214
Angel Pons7a612742020-11-12 13:34:03 +0100215 printram("RAP [%x] = %x\n", TC_RAP_ch(channel), tc_rap.raw);
Angel Pons66780a02021-03-26 13:33:22 +0100216 mchbar_write32(TC_RAP_ch(channel), tc_rap.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100217
Angel Pons7a612742020-11-12 13:34:03 +0100218 printram("OTHP [%x] = %x\n", TC_OTHP_ch(channel), tc_othp.raw);
Angel Pons66780a02021-03-26 13:33:22 +0100219 mchbar_write32(TC_OTHP_ch(channel), tc_othp.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100220
Angel Ponsca2f68a2020-03-22 13:15:12 +0100221 if (IS_IVY_CPU(ctrl->cpu)) {
Angel Pons81378062020-11-12 13:46:21 +0100222 /* Debug parameters - only applies to Ivy Bridge */
Angel Pons66780a02021-03-26 13:33:22 +0100223 mchbar_write32(TC_DTP_ch(channel), tc_dtp.raw);
Angel Ponsca2f68a2020-03-22 13:15:12 +0100224 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100225
Patrick Rudolph19c3dad2016-11-26 11:37:45 +0100226 dram_odt_stretch(ctrl, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100227
Angel Pons7a612742020-11-12 13:34:03 +0100228 printram("REFI [%x] = %x\n", TC_RFTP_ch(channel), tc_rftp.raw);
Angel Pons66780a02021-03-26 13:33:22 +0100229 mchbar_write32(TC_RFTP_ch(channel), tc_rftp.raw);
Angel Pons7c49cb82020-03-16 23:17:32 +0100230
Angel Pons7a612742020-11-12 13:34:03 +0100231 union tc_rfp_reg tc_rfp = {
Angel Pons66780a02021-03-26 13:33:22 +0100232 .raw = mchbar_read32(TC_RFP_ch(channel)),
Angel Pons7a612742020-11-12 13:34:03 +0100233 };
234 tc_rfp.oref_ri = 0xff;
Angel Pons66780a02021-03-26 13:33:22 +0100235 mchbar_write32(TC_RFP_ch(channel), tc_rfp.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100236
Angel Pons7a612742020-11-12 13:34:03 +0100237 printram("SRFTP [%x] = %x\n", TC_SRFTP_ch(channel), tc_srftp.raw);
Angel Pons66780a02021-03-26 13:33:22 +0100238 mchbar_write32(TC_SRFTP_ch(channel), tc_srftp.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100239 }
240}
241
242void dram_dimm_mapping(ramctr_timing *ctrl)
243{
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100244 int channel;
245 dimm_info *info = &ctrl->info;
246
247 FOR_ALL_CHANNELS {
Angel Ponsafb3d7e2021-03-28 13:43:13 +0200248 struct dimm_attr_ddr3_st *dimmA, *dimmB;
Nico Huberac4f2162017-10-01 18:14:43 +0200249 u32 reg = 0;
250
Angel Pons7c49cb82020-03-16 23:17:32 +0100251 if (info->dimm[channel][0].size_mb >= info->dimm[channel][1].size_mb) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100252 dimmA = &info->dimm[channel][0];
253 dimmB = &info->dimm[channel][1];
Angel Pons7c49cb82020-03-16 23:17:32 +0100254 reg |= (0 << 16);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100255 } else {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100256 dimmA = &info->dimm[channel][1];
257 dimmB = &info->dimm[channel][0];
Angel Pons7c49cb82020-03-16 23:17:32 +0100258 reg |= (1 << 16);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100259 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100260
Nico Huberac4f2162017-10-01 18:14:43 +0200261 if (dimmA && (dimmA->ranks > 0)) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100262 reg |= (dimmA->size_mb / 256) << 0;
263 reg |= (dimmA->ranks - 1) << 17;
Nico Huberac4f2162017-10-01 18:14:43 +0200264 reg |= (dimmA->width / 8 - 1) << 19;
265 }
266
267 if (dimmB && (dimmB->ranks > 0)) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100268 reg |= (dimmB->size_mb / 256) << 8;
269 reg |= (dimmB->ranks - 1) << 18;
Nico Huberac4f2162017-10-01 18:14:43 +0200270 reg |= (dimmB->width / 8 - 1) << 20;
271 }
272
Patrick Rudolph4e0cd822020-05-01 18:35:36 +0200273 /*
274 * Rank interleave: Bit 16 of the physical address space sets
275 * the rank to use in a dual single rank DIMM configuration.
276 * That results in every 64KiB being interleaved between two ranks.
277 */
278 reg |= 1 << 21;
279 /* Enhanced interleave */
280 reg |= 1 << 22;
Nico Huberac4f2162017-10-01 18:14:43 +0200281
Angel Pons7c49cb82020-03-16 23:17:32 +0100282 if ((dimmA && (dimmA->ranks > 0)) || (dimmB && (dimmB->ranks > 0))) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100283 ctrl->mad_dimm[channel] = reg;
284 } else {
285 ctrl->mad_dimm[channel] = 0;
286 }
287 }
288}
289
Patrick Rudolphdd662872017-10-28 18:20:11 +0200290void dram_dimm_set_mapping(ramctr_timing *ctrl, int training)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100291{
292 int channel;
Patrick Rudolphdd662872017-10-28 18:20:11 +0200293 u32 ecc;
294
295 if (ctrl->ecc_enabled)
296 ecc = training ? (1 << 24) : (3 << 24);
297 else
298 ecc = 0;
299
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100300 FOR_ALL_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +0100301 mchbar_write32(MAD_DIMM(channel), ctrl->mad_dimm[channel] | ecc);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100302 }
Patrick Rudolphdd662872017-10-28 18:20:11 +0200303
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +0200304 if (ctrl->ecc_enabled)
305 udelay(10);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100306}
307
Angel Pons88521882020-01-05 20:21:20 +0100308void dram_zones(ramctr_timing *ctrl, int training)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100309{
310 u32 reg, ch0size, ch1size;
311 u8 val;
312 reg = 0;
313 val = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +0100314
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100315 if (training) {
316 ch0size = ctrl->channel_size_mb[0] ? 256 : 0;
317 ch1size = ctrl->channel_size_mb[1] ? 256 : 0;
318 } else {
319 ch0size = ctrl->channel_size_mb[0];
320 ch1size = ctrl->channel_size_mb[1];
321 }
322
323 if (ch0size >= ch1size) {
Angel Pons66780a02021-03-26 13:33:22 +0100324 reg = mchbar_read32(MAD_ZR);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100325 val = ch1size / 256;
326 reg = (reg & ~0xff000000) | val << 24;
Angel Pons7c49cb82020-03-16 23:17:32 +0100327 reg = (reg & ~0x00ff0000) | (2 * val) << 16;
Angel Pons66780a02021-03-26 13:33:22 +0100328 mchbar_write32(MAD_ZR, reg);
329 mchbar_write32(MAD_CHNL, 0x24);
Angel Pons7c49cb82020-03-16 23:17:32 +0100330
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100331 } else {
Angel Pons66780a02021-03-26 13:33:22 +0100332 reg = mchbar_read32(MAD_ZR);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100333 val = ch0size / 256;
334 reg = (reg & ~0xff000000) | val << 24;
Angel Pons7c49cb82020-03-16 23:17:32 +0100335 reg = (reg & ~0x00ff0000) | (2 * val) << 16;
Angel Pons66780a02021-03-26 13:33:22 +0100336 mchbar_write32(MAD_ZR, reg);
337 mchbar_write32(MAD_CHNL, 0x21);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100338 }
339}
340
Patrick Rudolph05d4bf7e2017-10-28 16:36:09 +0200341/*
342 * Returns the ECC mode the NB is running at. It takes precedence over ECC capability.
343 * The ME/PCU/.. has the ability to change this.
344 * Return 0: ECC is optional
345 * Return 1: ECC is forced
346 */
347bool get_host_ecc_forced(void)
348{
349 /* read Capabilities A Register */
350 const u32 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A);
351 return !!(reg32 & (1 << 24));
352}
353
354/*
355 * Returns the ECC capability.
356 * The ME/PCU/.. has the ability to change this.
357 * Return 0: ECC is disabled
358 * Return 1: ECC is possible
359 */
360bool get_host_ecc_cap(void)
361{
362 /* read Capabilities A Register */
363 const u32 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A);
364 return !(reg32 & (1 << 25));
365}
366
Angel Pons5304ce12021-04-02 22:55:00 +0200367#define DEFAULT_PCI_MMIO_SIZE 2048
368
Angel Pons88521882020-01-05 20:21:20 +0100369void dram_memorymap(ramctr_timing *ctrl, int me_uma_size)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100370{
Angel Pons7c49cb82020-03-16 23:17:32 +0100371 u32 reg, val, reclaim, tom, gfxstolen, gttsize;
372 size_t tsegbase, toludbase, remapbase, gfxstolenbase, mmiosize, gttbase;
373 size_t tsegsize, touudbase, remaplimit, mestolenbase, tsegbasedelta;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100374 uint16_t ggc;
375
Angel Pons5304ce12021-04-02 22:55:00 +0200376 mmiosize = DEFAULT_PCI_MMIO_SIZE;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100377
Felix Held87ddea22020-01-26 04:55:27 +0100378 ggc = pci_read_config16(HOST_BRIDGE, GGC);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100379 if (!(ggc & 2)) {
380 gfxstolen = ((ggc >> 3) & 0x1f) * 32;
Angel Pons7c49cb82020-03-16 23:17:32 +0100381 gttsize = ((ggc >> 8) & 0x3);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100382 } else {
383 gfxstolen = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +0100384 gttsize = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100385 }
386
387 tsegsize = CONFIG_SMM_TSEG_SIZE >> 20;
388
389 tom = ctrl->channel_size_mb[0] + ctrl->channel_size_mb[1];
390
391 mestolenbase = tom - me_uma_size;
392
Angel Pons7c49cb82020-03-16 23:17:32 +0100393 toludbase = MIN(4096 - mmiosize + gfxstolen + gttsize + tsegsize, tom - me_uma_size);
394
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100395 gfxstolenbase = toludbase - gfxstolen;
396 gttbase = gfxstolenbase - gttsize;
397
398 tsegbase = gttbase - tsegsize;
399
Angel Pons7c49cb82020-03-16 23:17:32 +0100400 /* Round tsegbase down to nearest address aligned to tsegsize */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100401 tsegbasedelta = tsegbase & (tsegsize - 1);
402 tsegbase &= ~(tsegsize - 1);
403
404 gttbase -= tsegbasedelta;
405 gfxstolenbase -= tsegbasedelta;
406 toludbase -= tsegbasedelta;
407
Angel Pons7c49cb82020-03-16 23:17:32 +0100408 /* Test if it is possible to reclaim a hole in the RAM addressing */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100409 if (tom - me_uma_size > toludbase) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100410 /* Reclaim is possible */
411 reclaim = 1;
412 remapbase = MAX(4096, tom - me_uma_size);
413 remaplimit = remapbase + MIN(4096, tom - me_uma_size) - toludbase - 1;
414 touudbase = remaplimit + 1;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100415 } else {
Angel Ponsc728e252021-01-03 16:47:09 +0100416 /* Reclaim not possible */
Angel Pons7c49cb82020-03-16 23:17:32 +0100417 reclaim = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100418 touudbase = tom - me_uma_size;
419 }
420
Angel Pons7c49cb82020-03-16 23:17:32 +0100421 /* Update memory map in PCIe configuration space */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100422 printk(BIOS_DEBUG, "Update PCI-E configuration space:\n");
423
Angel Pons7c49cb82020-03-16 23:17:32 +0100424 /* TOM (top of memory) */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100425 reg = pci_read_config32(HOST_BRIDGE, TOM);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100426 val = tom & 0xfff;
427 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100428 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOM, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100429 pci_write_config32(HOST_BRIDGE, TOM, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100430
Angel Ponsb31d1d72020-01-10 01:35:09 +0100431 reg = pci_read_config32(HOST_BRIDGE, TOM + 4);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100432 val = tom & 0xfffff000;
433 reg = (reg & ~0x000fffff) | (val >> 12);
Felix Held4902fee2019-12-28 18:09:47 +0100434 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOM + 4, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100435 pci_write_config32(HOST_BRIDGE, TOM + 4, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100436
Angel Pons7c49cb82020-03-16 23:17:32 +0100437 /* TOLUD (Top Of Low Usable DRAM) */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100438 reg = pci_read_config32(HOST_BRIDGE, TOLUD);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100439 val = toludbase & 0xfff;
440 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100441 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOLUD, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100442 pci_write_config32(HOST_BRIDGE, TOLUD, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100443
Angel Pons7c49cb82020-03-16 23:17:32 +0100444 /* TOUUD LSB (Top Of Upper Usable DRAM) */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100445 reg = pci_read_config32(HOST_BRIDGE, TOUUD);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100446 val = touudbase & 0xfff;
447 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100448 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOUUD, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100449 pci_write_config32(HOST_BRIDGE, TOUUD, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100450
Angel Pons7c49cb82020-03-16 23:17:32 +0100451 /* TOUUD MSB */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100452 reg = pci_read_config32(HOST_BRIDGE, TOUUD + 4);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100453 val = touudbase & 0xfffff000;
454 reg = (reg & ~0x000fffff) | (val >> 12);
Felix Held4902fee2019-12-28 18:09:47 +0100455 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOUUD + 4, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100456 pci_write_config32(HOST_BRIDGE, TOUUD + 4, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100457
458 if (reclaim) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100459 /* REMAP BASE */
460 pci_write_config32(HOST_BRIDGE, REMAPBASE, remapbase << 20);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100461 pci_write_config32(HOST_BRIDGE, REMAPBASE + 4, remapbase >> 12);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100462
Angel Pons7c49cb82020-03-16 23:17:32 +0100463 /* REMAP LIMIT */
464 pci_write_config32(HOST_BRIDGE, REMAPLIMIT, remaplimit << 20);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100465 pci_write_config32(HOST_BRIDGE, REMAPLIMIT + 4, remaplimit >> 12);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100466 }
Angel Pons7c49cb82020-03-16 23:17:32 +0100467 /* TSEG */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100468 reg = pci_read_config32(HOST_BRIDGE, TSEGMB);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100469 val = tsegbase & 0xfff;
470 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100471 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TSEGMB, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100472 pci_write_config32(HOST_BRIDGE, TSEGMB, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100473
Angel Pons7c49cb82020-03-16 23:17:32 +0100474 /* GFX stolen memory */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100475 reg = pci_read_config32(HOST_BRIDGE, BDSM);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100476 val = gfxstolenbase & 0xfff;
477 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100478 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", BDSM, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100479 pci_write_config32(HOST_BRIDGE, BDSM, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100480
Angel Pons7c49cb82020-03-16 23:17:32 +0100481 /* GTT stolen memory */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100482 reg = pci_read_config32(HOST_BRIDGE, BGSM);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100483 val = gttbase & 0xfff;
484 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held4902fee2019-12-28 18:09:47 +0100485 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", BGSM, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100486 pci_write_config32(HOST_BRIDGE, BGSM, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100487
488 if (me_uma_size) {
Angel Ponsb31d1d72020-01-10 01:35:09 +0100489 reg = pci_read_config32(HOST_BRIDGE, MESEG_MASK + 4);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100490 val = (0x80000 - me_uma_size) & 0xfffff000;
491 reg = (reg & ~0x000fffff) | (val >> 12);
Felix Held651f99f2019-12-30 16:28:48 +0100492 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_MASK + 4, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100493 pci_write_config32(HOST_BRIDGE, MESEG_MASK + 4, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100494
Angel Pons7c49cb82020-03-16 23:17:32 +0100495 /* ME base */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100496 reg = pci_read_config32(HOST_BRIDGE, MESEG_BASE);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100497 val = mestolenbase & 0xfff;
498 reg = (reg & ~0xfff00000) | (val << 20);
Felix Held651f99f2019-12-30 16:28:48 +0100499 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_BASE, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100500 pci_write_config32(HOST_BRIDGE, MESEG_BASE, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100501
Angel Ponsb31d1d72020-01-10 01:35:09 +0100502 reg = pci_read_config32(HOST_BRIDGE, MESEG_BASE + 4);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100503 val = mestolenbase & 0xfffff000;
504 reg = (reg & ~0x000fffff) | (val >> 12);
Felix Held651f99f2019-12-30 16:28:48 +0100505 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_BASE + 4, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100506 pci_write_config32(HOST_BRIDGE, MESEG_BASE + 4, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100507
Angel Pons7c49cb82020-03-16 23:17:32 +0100508 /* ME mask */
Angel Ponsb31d1d72020-01-10 01:35:09 +0100509 reg = pci_read_config32(HOST_BRIDGE, MESEG_MASK);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100510 val = (0x80000 - me_uma_size) & 0xfff;
511 reg = (reg & ~0xfff00000) | (val << 20);
Angel Pons7c49cb82020-03-16 23:17:32 +0100512 reg = reg | ME_STLEN_EN; /* Set ME memory enable */
513 reg = reg | MELCK; /* Set lock bit on ME mem */
Felix Held651f99f2019-12-30 16:28:48 +0100514 printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_MASK, reg);
Angel Ponsb31d1d72020-01-10 01:35:09 +0100515 pci_write_config32(HOST_BRIDGE, MESEG_MASK, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100516 }
517}
518
Angel Pons88521882020-01-05 20:21:20 +0100519static void write_reset(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100520{
521 int channel, slotrank;
522
Angel Pons7c49cb82020-03-16 23:17:32 +0100523 /* Choose a populated channel */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100524 channel = (ctrl->rankmap[0]) ? 0 : 1;
525
Angel Pons88521882020-01-05 20:21:20 +0100526 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100527
Angel Pons7c49cb82020-03-16 23:17:32 +0100528 /* Choose a populated rank */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100529 slotrank = (ctrl->rankmap[channel] & 1) ? 0 : 2;
530
Angel Ponsffd50152020-11-12 11:03:10 +0100531 iosav_write_zqcs_sequence(channel, slotrank, 3, 8, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100532
Angel Ponsedd7cb42020-12-07 12:17:17 +0100533 /* This is actually using the IOSAV state machine as a timer */
Angel Pons38d901e2020-05-02 23:50:43 +0200534 iosav_run_queue(channel, 1, 1);
Felix Held9cf1dd22018-07-31 14:52:40 +0200535
Angel Pons88521882020-01-05 20:21:20 +0100536 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100537}
538
Angel Pons88521882020-01-05 20:21:20 +0100539void dram_jedecreset(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100540{
Felix Held9fe248f2018-07-31 20:59:45 +0200541 u32 reg;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100542 int channel;
543
Angel Pons66780a02021-03-26 13:33:22 +0100544 while (!(mchbar_read32(RCOMP_TIMER) & (1 << 16)))
Angel Pons7c49cb82020-03-16 23:17:32 +0100545 ;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100546 do {
Angel Pons66780a02021-03-26 13:33:22 +0100547 reg = mchbar_read32(IOSAV_STATUS_ch(0));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100548 } while ((reg & 0x14) == 0);
549
Angel Pons7c49cb82020-03-16 23:17:32 +0100550 /* Set state of memory controller */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100551 reg = 0x112;
Angel Pons66780a02021-03-26 13:33:22 +0100552 mchbar_write32(MC_INIT_STATE_G, reg);
553 mchbar_write32(MC_INIT_STATE, 0);
Angel Pons7c49cb82020-03-16 23:17:32 +0100554 reg |= 2; /* DDR reset */
Angel Pons66780a02021-03-26 13:33:22 +0100555 mchbar_write32(MC_INIT_STATE_G, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100556
Angel Pons7c49cb82020-03-16 23:17:32 +0100557 /* Assert DIMM reset signal */
Angel Pons66780a02021-03-26 13:33:22 +0100558 mchbar_clrbits32(MC_INIT_STATE_G, 1 << 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100559
Angel Pons7c49cb82020-03-16 23:17:32 +0100560 /* Wait 200us */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100561 udelay(200);
562
Angel Pons7c49cb82020-03-16 23:17:32 +0100563 /* Deassert DIMM reset signal */
Angel Pons66780a02021-03-26 13:33:22 +0100564 mchbar_setbits32(MC_INIT_STATE_G, 1 << 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100565
Angel Pons7c49cb82020-03-16 23:17:32 +0100566 /* Wait 500us */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100567 udelay(500);
568
Angel Pons7c49cb82020-03-16 23:17:32 +0100569 /* Enable DCLK */
Angel Pons66780a02021-03-26 13:33:22 +0100570 mchbar_setbits32(MC_INIT_STATE_G, 1 << 2);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100571
Angel Pons7c49cb82020-03-16 23:17:32 +0100572 /* XXX Wait 20ns */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100573 udelay(1);
574
575 FOR_ALL_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +0100576 /* Set valid rank CKE */
Felix Held9fe248f2018-07-31 20:59:45 +0200577 reg = ctrl->rankmap[channel];
Angel Pons66780a02021-03-26 13:33:22 +0100578 mchbar_write32(MC_INIT_STATE_ch(channel), reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100579
Angel Pons7c49cb82020-03-16 23:17:32 +0100580 /* Wait 10ns for ranks to settle */
581 // udelay(0.01);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100582
583 reg = (reg & ~0xf0) | (ctrl->rankmap[channel] << 4);
Angel Pons66780a02021-03-26 13:33:22 +0100584 mchbar_write32(MC_INIT_STATE_ch(channel), reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100585
Angel Pons7c49cb82020-03-16 23:17:32 +0100586 /* Write reset using a NOP */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100587 write_reset(ctrl);
588 }
589}
590
Angel Pons3d3bf482020-11-14 16:18:15 +0100591/*
592 * DDR3 Rank1 Address mirror swap the following pins:
593 * A3<->A4, A5<->A6, A7<->A8, BA0<->BA1
594 */
595static void ddr3_mirror_mrreg(int *bank, u32 *addr)
596{
597 *bank = ((*bank >> 1) & 1) | ((*bank << 1) & 2);
598 *addr = (*addr & ~0x1f8) | ((*addr >> 1) & 0xa8) | ((*addr & 0xa8) << 1);
599}
600
Angel Pons7c49cb82020-03-16 23:17:32 +0100601static void write_mrreg(ramctr_timing *ctrl, int channel, int slotrank, int reg, u32 val)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100602{
Angel Pons88521882020-01-05 20:21:20 +0100603 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100604
Angel Pons3d3bf482020-11-14 16:18:15 +0100605 if (ctrl->rank_mirror[channel][slotrank])
606 ddr3_mirror_mrreg(&reg, &val);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100607
Angel Pons8f0757e2020-11-11 23:03:36 +0100608 const struct iosav_ssq sequence[] = {
609 /* DRAM command MRS */
610 [0] = {
Angel Pons3abd2062020-05-03 00:25:02 +0200611 .sp_cmd_ctrl = {
612 .command = IOSAV_MRS,
613 },
614 .subseq_ctrl = {
615 .cmd_executions = 1,
616 .cmd_delay_gap = 4,
617 .post_ssq_wait = 4,
618 .data_direction = SSQ_NA,
619 },
620 .sp_cmd_addr = {
621 .address = val,
622 .rowbits = 6,
623 .bank = reg,
624 .rank = slotrank,
625 },
Angel Pons8f0757e2020-11-11 23:03:36 +0100626 },
627 /* DRAM command MRS */
628 [1] = {
Angel Pons3abd2062020-05-03 00:25:02 +0200629 .sp_cmd_ctrl = {
630 .command = IOSAV_MRS,
631 .ranksel_ap = 1,
632 },
633 .subseq_ctrl = {
634 .cmd_executions = 1,
635 .cmd_delay_gap = 4,
636 .post_ssq_wait = 4,
637 .data_direction = SSQ_NA,
638 },
639 .sp_cmd_addr = {
640 .address = val,
641 .rowbits = 6,
642 .bank = reg,
643 .rank = slotrank,
644 },
Angel Pons8f0757e2020-11-11 23:03:36 +0100645 },
646 /* DRAM command MRS */
647 [2] = {
Angel Pons3abd2062020-05-03 00:25:02 +0200648 .sp_cmd_ctrl = {
Angel Ponsfd9a8b62020-11-13 13:56:30 +0100649 .command = IOSAV_MRS,
Angel Pons3abd2062020-05-03 00:25:02 +0200650 },
651 .subseq_ctrl = {
652 .cmd_executions = 1,
653 .cmd_delay_gap = 4,
654 .post_ssq_wait = ctrl->tMOD,
655 .data_direction = SSQ_NA,
656 },
657 .sp_cmd_addr = {
658 .address = val,
659 .rowbits = 6,
660 .bank = reg,
661 .rank = slotrank,
662 },
Angel Pons8f0757e2020-11-11 23:03:36 +0100663 },
664 };
665 iosav_write_sequence(channel, sequence, ARRAY_SIZE(sequence));
Felix Held9cf1dd22018-07-31 14:52:40 +0200666
Angel Pons9f4ed3b2020-12-07 12:34:36 +0100667 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100668}
669
Angel Pons09fc4b92020-11-19 12:02:07 +0100670/* Obtain optimal power down mode for current configuration */
Angel Ponsae5e6362021-03-28 14:52:38 +0200671static enum power_down_mode get_power_down_mode(ramctr_timing *ctrl)
Angel Pons09fc4b92020-11-19 12:02:07 +0100672{
673 if (ctrl->tXP > 8)
674 return PDM_NONE;
675
676 if (ctrl->tXPDLL > 32)
677 return PDM_PPD;
678
679 if (CONFIG(RAMINIT_ALWAYS_ALLOW_DLL_OFF) || get_platform_type() == PLATFORM_MOBILE)
680 return PDM_DLL_OFF;
681
682 return PDM_APD_PPD;
683}
684
Angel Pons88521882020-01-05 20:21:20 +0100685static u32 make_mr0(ramctr_timing *ctrl, u8 rank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100686{
687 u16 mr0reg, mch_cas, mch_wr;
688 static const u8 mch_wr_t[12] = { 1, 2, 3, 4, 0, 5, 0, 6, 0, 7, 0, 0 };
Angel Pons09fc4b92020-11-19 12:02:07 +0100689
Angel Ponsae5e6362021-03-28 14:52:38 +0200690 const enum power_down_mode power_down = get_power_down_mode(ctrl);
Angel Pons09fc4b92020-11-19 12:02:07 +0100691
692 const bool slow_exit = power_down == PDM_DLL_OFF || power_down == PDM_APD_DLL_OFF;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100693
Angel Pons7c49cb82020-03-16 23:17:32 +0100694 /* Convert CAS to MCH register friendly */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100695 if (ctrl->CAS < 12) {
696 mch_cas = (u16) ((ctrl->CAS - 4) << 1);
697 } else {
698 mch_cas = (u16) (ctrl->CAS - 12);
699 mch_cas = ((mch_cas << 1) | 0x1);
700 }
701
Angel Pons7c49cb82020-03-16 23:17:32 +0100702 /* Convert tWR to MCH register friendly */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100703 mch_wr = mch_wr_t[ctrl->tWR - 5];
704
Angel Pons2bf28ed2020-11-12 13:49:59 +0100705 /* DLL Reset - self clearing - set after CLK frequency has been changed */
706 mr0reg = 1 << 8;
707
708 mr0reg |= (mch_cas & 0x1) << 2;
709 mr0reg |= (mch_cas & 0xe) << 3;
710 mr0reg |= mch_wr << 9;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100711
Angel Pons09fc4b92020-11-19 12:02:07 +0100712 /* Precharge PD - Use slow exit when DLL-off is used - mostly power-saving feature */
713 mr0reg |= !slow_exit << 12;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100714 return mr0reg;
715}
716
717static void dram_mr0(ramctr_timing *ctrl, u8 rank, int channel)
718{
Felix Held2bb3cdf2018-07-28 00:23:59 +0200719 write_mrreg(ctrl, channel, rank, 0, make_mr0(ctrl, rank));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100720}
721
Angel Ponsf9997482020-11-12 16:02:52 +0100722static odtmap get_ODT(ramctr_timing *ctrl, int channel)
Angel Pons1a9b5aa2020-11-12 13:51:46 +0100723{
724 /* Get ODT based on rankmap */
725 int dimms_per_ch = (ctrl->rankmap[channel] & 1) + ((ctrl->rankmap[channel] >> 2) & 1);
726
727 if (dimms_per_ch == 1) {
728 return (const odtmap){60, 60};
729 } else {
730 return (const odtmap){120, 30};
731 }
732}
733
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100734static u32 encode_odt(u32 odt)
735{
736 switch (odt) {
737 case 30:
Angel Ponsc728e252021-01-03 16:47:09 +0100738 return (1 << 9) | (1 << 2); /* RZQ/8, RZQ/4 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100739 case 60:
Angel Ponsc728e252021-01-03 16:47:09 +0100740 return (1 << 2); /* RZQ/4 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100741 case 120:
Angel Ponsc728e252021-01-03 16:47:09 +0100742 return (1 << 6); /* RZQ/2 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100743 default:
744 case 0:
745 return 0;
746 }
747}
748
749static u32 make_mr1(ramctr_timing *ctrl, u8 rank, int channel)
750{
751 odtmap odt;
752 u32 mr1reg;
753
Angel Ponsf9997482020-11-12 16:02:52 +0100754 odt = get_ODT(ctrl, channel);
Angel Pons7c49cb82020-03-16 23:17:32 +0100755 mr1reg = 2;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100756
757 mr1reg |= encode_odt(odt.rttnom);
758
759 return mr1reg;
760}
761
762static void dram_mr1(ramctr_timing *ctrl, u8 rank, int channel)
763{
764 u16 mr1reg;
765
766 mr1reg = make_mr1(ctrl, rank, channel);
767
768 write_mrreg(ctrl, channel, rank, 1, mr1reg);
769}
770
771static void dram_mr2(ramctr_timing *ctrl, u8 rank, int channel)
772{
Angel Pons868bca22020-11-13 13:38:04 +0100773 const u16 pasr = 0;
774 const u16 cwl = ctrl->CWL - 5;
775 const odtmap odt = get_ODT(ctrl, channel);
776
Angel Ponsdca3cb52020-11-13 13:42:07 +0100777 int srt = 0;
Angel Ponsdca3cb52020-11-13 13:42:07 +0100778 if (IS_IVY_CPU(ctrl->cpu) && ctrl->tCK >= TCK_1066MHZ)
779 srt = ctrl->extended_temperature_range && !ctrl->auto_self_refresh;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100780
Angel Pons868bca22020-11-13 13:38:04 +0100781 u16 mr2reg = 0;
782 mr2reg |= pasr;
783 mr2reg |= cwl << 3;
784 mr2reg |= ctrl->auto_self_refresh << 6;
785 mr2reg |= srt << 7;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100786 mr2reg |= (odt.rttwr / 60) << 9;
787
788 write_mrreg(ctrl, channel, rank, 2, mr2reg);
Angel Pons7f1363d2020-11-13 13:31:58 +0100789
790 /* Program MR2 shadow */
Angel Pons66780a02021-03-26 13:33:22 +0100791 u32 reg32 = mchbar_read32(TC_MR2_SHADOW_ch(channel));
Angel Pons7f1363d2020-11-13 13:31:58 +0100792
793 reg32 &= 3 << 14 | 3 << 6;
794
795 reg32 |= mr2reg & ~(3 << 6);
796
Angel Pons927b1c02020-12-10 22:11:27 +0100797 if (srt)
798 reg32 |= 1 << (rank / 2 + 6);
799
800 if (ctrl->rank_mirror[channel][rank])
801 reg32 |= 1 << (rank / 2 + 14);
802
Angel Pons66780a02021-03-26 13:33:22 +0100803 mchbar_write32(TC_MR2_SHADOW_ch(channel), reg32);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100804}
805
806static void dram_mr3(ramctr_timing *ctrl, u8 rank, int channel)
807{
808 write_mrreg(ctrl, channel, rank, 3, 0);
809}
810
Angel Pons88521882020-01-05 20:21:20 +0100811void dram_mrscommands(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100812{
813 u8 slotrank;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100814 int channel;
815
816 FOR_ALL_POPULATED_CHANNELS {
817 FOR_ALL_POPULATED_RANKS {
Angel Pons7c49cb82020-03-16 23:17:32 +0100818 /* MR2 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100819 dram_mr2(ctrl, slotrank, channel);
820
Angel Pons7c49cb82020-03-16 23:17:32 +0100821 /* MR3 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100822 dram_mr3(ctrl, slotrank, channel);
823
Angel Pons7c49cb82020-03-16 23:17:32 +0100824 /* MR1 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100825 dram_mr1(ctrl, slotrank, channel);
826
Angel Pons7c49cb82020-03-16 23:17:32 +0100827 /* MR0 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100828 dram_mr0(ctrl, slotrank, channel);
829 }
830 }
831
Angel Pons8f0757e2020-11-11 23:03:36 +0100832 const struct iosav_ssq zqcl_sequence[] = {
833 /* DRAM command NOP (without ODT nor chip selects) */
834 [0] = {
Angel Pons3abd2062020-05-03 00:25:02 +0200835 .sp_cmd_ctrl = {
Angel Ponsfd9a8b62020-11-13 13:56:30 +0100836 .command = IOSAV_NOP & ~(0xff << 8),
Angel Pons3abd2062020-05-03 00:25:02 +0200837 },
838 .subseq_ctrl = {
839 .cmd_executions = 1,
840 .cmd_delay_gap = 4,
841 .post_ssq_wait = 15,
842 .data_direction = SSQ_NA,
843 },
844 .sp_cmd_addr = {
845 .address = 2,
846 .rowbits = 6,
847 .bank = 0,
848 .rank = 0,
849 },
Angel Pons8f0757e2020-11-11 23:03:36 +0100850 },
851 /* DRAM command ZQCL */
852 [1] = {
Angel Pons3abd2062020-05-03 00:25:02 +0200853 .sp_cmd_ctrl = {
854 .command = IOSAV_ZQCS,
855 .ranksel_ap = 1,
856 },
857 .subseq_ctrl = {
858 .cmd_executions = 1,
859 .cmd_delay_gap = 4,
860 .post_ssq_wait = 400,
861 .data_direction = SSQ_NA,
862 },
863 .sp_cmd_addr = {
Angel Pons5db1b152020-12-13 16:37:53 +0100864 .address = 1 << 10,
Angel Pons3abd2062020-05-03 00:25:02 +0200865 .rowbits = 6,
866 .bank = 0,
867 .rank = 0,
868 },
869 .addr_update = {
Angel Ponsfd9a8b62020-11-13 13:56:30 +0100870 .inc_rank = 1,
871 .addr_wrap = 20,
Angel Pons3abd2062020-05-03 00:25:02 +0200872 },
Angel Pons8f0757e2020-11-11 23:03:36 +0100873 },
874 };
875 iosav_write_sequence(BROADCAST_CH, zqcl_sequence, ARRAY_SIZE(zqcl_sequence));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100876
Angel Pons38d901e2020-05-02 23:50:43 +0200877 iosav_run_queue(BROADCAST_CH, 4, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100878
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100879 FOR_ALL_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +0100880 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100881 }
882
Angel Pons7c49cb82020-03-16 23:17:32 +0100883 /* Refresh enable */
Angel Pons66780a02021-03-26 13:33:22 +0100884 mchbar_setbits32(MC_INIT_STATE_G, 1 << 3);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100885
886 FOR_ALL_POPULATED_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +0100887 mchbar_clrbits32(SCHED_CBIT_ch(channel), 1 << 21);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100888
Angel Pons88521882020-01-05 20:21:20 +0100889 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100890
891 slotrank = (ctrl->rankmap[channel] & 1) ? 0 : 2;
892
Angel Pons88521882020-01-05 20:21:20 +0100893 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100894
Angel Ponsffd50152020-11-12 11:03:10 +0100895 iosav_write_zqcs_sequence(channel, slotrank, 4, 101, 31);
Felix Held9cf1dd22018-07-31 14:52:40 +0200896
Angel Ponsa853e7a2020-12-07 12:28:38 +0100897 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100898 }
899}
900
Felix Held3b906032020-01-14 17:05:43 +0100901static const u32 lane_base[] = {
902 LANEBASE_B0, LANEBASE_B1, LANEBASE_B2, LANEBASE_B3,
903 LANEBASE_B4, LANEBASE_B5, LANEBASE_B6, LANEBASE_B7,
904 LANEBASE_ECC
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100905};
906
Angel Pons42d033a2021-01-03 15:26:37 +0100907/* Maximum delay for command, control, clock */
908#define CCC_MAX_PI (2 * QCLK_PI - 1)
909
Angel Pons88521882020-01-05 20:21:20 +0100910void program_timings(ramctr_timing *ctrl, int channel)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100911{
Angel Pons7584e552020-11-19 21:34:32 +0100912 u32 reg_roundtrip_latency, reg_io_latency;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100913 int lane;
914 int slotrank, slot;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100915
Angel Pons7584e552020-11-19 21:34:32 +0100916 u32 ctl_delay[NUM_SLOTS] = { 0 };
917 int cmd_delay = 0;
918
919 /* Enable CLK XOVER */
920 u32 clk_pi_coding = get_XOVER_CLK(ctrl->rankmap[channel]);
921 u32 clk_logic_dly = 0;
922
923 /*
Angel Pons7519ca42021-01-12 01:21:24 +0100924 * Compute command timing as abs() of the most negative PI code
925 * across all ranks. Use zero if none of the values is negative.
Angel Pons7584e552020-11-19 21:34:32 +0100926 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100927 FOR_ALL_POPULATED_RANKS {
Angel Pons7519ca42021-01-12 01:21:24 +0100928 cmd_delay = MAX(cmd_delay, -ctrl->timings[channel][slotrank].pi_coding);
Angel Pons7584e552020-11-19 21:34:32 +0100929 }
Angel Pons42d033a2021-01-03 15:26:37 +0100930 if (cmd_delay > CCC_MAX_PI) {
Angel Pons7584e552020-11-19 21:34:32 +0100931 printk(BIOS_ERR, "C%d command delay overflow: %d\n", channel, cmd_delay);
Angel Pons42d033a2021-01-03 15:26:37 +0100932 cmd_delay = CCC_MAX_PI;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100933 }
934
Angel Pons89200d22021-01-12 01:04:04 +0100935 for (slot = 0; slot < NUM_SLOTS; slot++) {
936 const int pi_coding_0 = ctrl->timings[channel][2 * slot + 0].pi_coding;
937 const int pi_coding_1 = ctrl->timings[channel][2 * slot + 1].pi_coding;
Angel Pons7584e552020-11-19 21:34:32 +0100938
Angel Pons89200d22021-01-12 01:04:04 +0100939 const u8 slot_map = (ctrl->rankmap[channel] >> (2 * slot)) & 3;
Angel Pons7584e552020-11-19 21:34:32 +0100940
Angel Pons89200d22021-01-12 01:04:04 +0100941 if (slot_map & 1)
942 ctl_delay[slot] += pi_coding_0 + cmd_delay;
Angel Pons7584e552020-11-19 21:34:32 +0100943
Angel Pons89200d22021-01-12 01:04:04 +0100944 if (slot_map & 2)
945 ctl_delay[slot] += pi_coding_1 + cmd_delay;
Angel Pons7584e552020-11-19 21:34:32 +0100946
Angel Pons89200d22021-01-12 01:04:04 +0100947 /* If both ranks in a slot are populated, use the average */
948 if (slot_map == 3)
949 ctl_delay[slot] /= 2;
Angel Pons7584e552020-11-19 21:34:32 +0100950
Angel Pons89200d22021-01-12 01:04:04 +0100951 if (ctl_delay[slot] > CCC_MAX_PI) {
952 printk(BIOS_ERR, "C%dS%d control delay overflow: %d\n",
953 channel, slot, ctl_delay[slot]);
954 ctl_delay[slot] = CCC_MAX_PI;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100955 }
Angel Pons89200d22021-01-12 01:04:04 +0100956 }
957 FOR_ALL_POPULATED_RANKS {
Angel Pons0a7d99c2021-01-12 01:13:08 +0100958 int clk_delay = ctrl->timings[channel][slotrank].pi_coding + cmd_delay;
Angel Pons7584e552020-11-19 21:34:32 +0100959
Angel Pons0a7d99c2021-01-12 01:13:08 +0100960 /*
961 * Clock is a differential signal, whereas command and control are not.
962 * This affects its timing, and it is also why it needs a magic offset.
963 */
964 clk_delay += ctrl->pi_code_offset;
965
966 /* Can never happen with valid values */
967 if (clk_delay < 0) {
968 printk(BIOS_ERR, "C%dR%d clock delay underflow: %d\n",
Angel Pons89200d22021-01-12 01:04:04 +0100969 channel, slotrank, clk_delay);
Angel Pons0a7d99c2021-01-12 01:13:08 +0100970 clk_delay = 0;
Angel Pons7584e552020-11-19 21:34:32 +0100971 }
Angel Pons89200d22021-01-12 01:04:04 +0100972
Angel Pons0a7d99c2021-01-12 01:13:08 +0100973 /* Clock can safely wrap around because it is a periodic signal */
974 clk_delay %= CCC_MAX_PI + 1;
975
Angel Pons89200d22021-01-12 01:04:04 +0100976 clk_pi_coding |= (clk_delay % QCLK_PI) << (6 * slotrank);
977 clk_logic_dly |= (clk_delay / QCLK_PI) << slotrank;
Angel Pons7584e552020-11-19 21:34:32 +0100978 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100979
Angel Pons7c49cb82020-03-16 23:17:32 +0100980 /* Enable CMD XOVER */
Angel Pons737f1112020-11-13 14:07:30 +0100981 union gdcr_cmd_pi_coding_reg cmd_pi_coding = {
982 .raw = get_XOVER_CMD(ctrl->rankmap[channel]),
983 };
Angel Pons42d033a2021-01-03 15:26:37 +0100984 cmd_pi_coding.cmd_pi_code = cmd_delay % QCLK_PI;
985 cmd_pi_coding.cmd_logic_delay = cmd_delay / QCLK_PI;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100986
Angel Pons42d033a2021-01-03 15:26:37 +0100987 cmd_pi_coding.ctl_pi_code_d0 = ctl_delay[0] % QCLK_PI;
988 cmd_pi_coding.ctl_pi_code_d1 = ctl_delay[1] % QCLK_PI;
989 cmd_pi_coding.ctl_logic_delay_d0 = ctl_delay[0] / QCLK_PI;
990 cmd_pi_coding.ctl_logic_delay_d1 = ctl_delay[1] / QCLK_PI;
Angel Pons737f1112020-11-13 14:07:30 +0100991
Angel Pons66780a02021-03-26 13:33:22 +0100992 mchbar_write32(GDCRCMDPICODING_ch(channel), cmd_pi_coding.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100993
Angel Pons66780a02021-03-26 13:33:22 +0100994 mchbar_write32(GDCRCKPICODE_ch(channel), clk_pi_coding);
995 mchbar_write32(GDCRCKLOGICDELAY_ch(channel), clk_logic_dly);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100996
Angel Pons66780a02021-03-26 13:33:22 +0100997 reg_io_latency = mchbar_read32(SC_IO_LATENCY_ch(channel));
Angel Ponsdc5539f2020-11-12 12:44:25 +0100998 reg_io_latency &= ~0xffff;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100999
Angel Pons88521882020-01-05 20:21:20 +01001000 reg_roundtrip_latency = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001001
1002 FOR_ALL_POPULATED_RANKS {
Angel Pons075d1232020-11-19 21:50:33 +01001003 reg_io_latency |= ctrl->timings[channel][slotrank].io_latency << (4 * slotrank);
Angel Pons7c49cb82020-03-16 23:17:32 +01001004
Angel Pons88521882020-01-05 20:21:20 +01001005 reg_roundtrip_latency |=
Angel Pons075d1232020-11-19 21:50:33 +01001006 ctrl->timings[channel][slotrank].roundtrip_latency << (8 * slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001007
1008 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001009 const u16 rcven = ctrl->timings[channel][slotrank].lanes[lane].rcven;
1010 const u8 dqs_p = ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p;
1011 const u8 dqs_n = ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n;
Angel Pons9fcc1102020-11-19 22:23:13 +01001012 const union gdcr_rx_reg gdcr_rx = {
Angel Pons42d033a2021-01-03 15:26:37 +01001013 .rcven_pi_code = rcven % QCLK_PI,
Angel Pons9fcc1102020-11-19 22:23:13 +01001014 .rx_dqs_p_pi_code = dqs_p,
Angel Pons42d033a2021-01-03 15:26:37 +01001015 .rcven_logic_delay = rcven / QCLK_PI,
Angel Pons9fcc1102020-11-19 22:23:13 +01001016 .rx_dqs_n_pi_code = dqs_n,
1017 };
Angel Pons66780a02021-03-26 13:33:22 +01001018 mchbar_write32(lane_base[lane] + GDCRRX(channel, slotrank),
1019 gdcr_rx.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001020
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001021 const u16 tx_dqs = ctrl->timings[channel][slotrank].lanes[lane].tx_dqs;
1022 const int tx_dq = ctrl->timings[channel][slotrank].lanes[lane].tx_dq;
Angel Pons9fcc1102020-11-19 22:23:13 +01001023 const union gdcr_tx_reg gdcr_tx = {
Angel Pons42d033a2021-01-03 15:26:37 +01001024 .tx_dq_pi_code = tx_dq % QCLK_PI,
1025 .tx_dqs_pi_code = tx_dqs % QCLK_PI,
1026 .tx_dqs_logic_delay = tx_dqs / QCLK_PI,
1027 .tx_dq_logic_delay = tx_dq / QCLK_PI,
Angel Pons9fcc1102020-11-19 22:23:13 +01001028 };
Angel Pons66780a02021-03-26 13:33:22 +01001029 mchbar_write32(lane_base[lane] + GDCRTX(channel, slotrank),
1030 gdcr_tx.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001031 }
1032 }
Angel Pons66780a02021-03-26 13:33:22 +01001033 mchbar_write32(SC_ROUNDT_LAT_ch(channel), reg_roundtrip_latency);
1034 mchbar_write32(SC_IO_LATENCY_ch(channel), reg_io_latency);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001035}
1036
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001037static void test_rcven(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001038{
Angel Pons88521882020-01-05 20:21:20 +01001039 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001040
Angel Pons3aed6ac2020-12-07 02:00:41 +01001041 /* Send a burst of 16 back-to-back read commands (4 DCLK apart) */
Angel Ponsffd50152020-11-12 11:03:10 +01001042 iosav_write_read_mpr_sequence(channel, slotrank, ctrl->tMOD, 1, 3, 15, ctrl->CAS + 36);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001043
Angel Ponsa853e7a2020-12-07 12:28:38 +01001044 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001045}
1046
Angel Pons7c49cb82020-03-16 23:17:32 +01001047static int does_lane_work(ramctr_timing *ctrl, int channel, int slotrank, int lane)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001048{
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001049 u32 rcven = ctrl->timings[channel][slotrank].lanes[lane].rcven;
Angel Pons7c49cb82020-03-16 23:17:32 +01001050
Angel Pons66780a02021-03-26 13:33:22 +01001051 return (mchbar_read32(lane_base[lane] +
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001052 GDCRTRAININGRESULT(channel, (rcven / 32) & 1)) >> (rcven % 32)) & 1;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001053}
1054
1055struct run {
1056 int middle;
1057 int end;
1058 int start;
1059 int all;
1060 int length;
1061};
1062
1063static struct run get_longest_zero_run(int *seq, int sz)
1064{
1065 int i, ls;
1066 int bl = 0, bs = 0;
1067 struct run ret;
1068
1069 ls = 0;
1070 for (i = 0; i < 2 * sz; i++)
1071 if (seq[i % sz]) {
1072 if (i - ls > bl) {
1073 bl = i - ls;
1074 bs = ls;
1075 }
1076 ls = i + 1;
1077 }
1078 if (bl == 0) {
1079 ret.middle = sz / 2;
Angel Pons7c49cb82020-03-16 23:17:32 +01001080 ret.start = 0;
1081 ret.end = sz;
Jacob Garbere0c181d2019-04-08 22:21:43 -06001082 ret.length = sz;
Angel Pons7c49cb82020-03-16 23:17:32 +01001083 ret.all = 1;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001084 return ret;
1085 }
1086
Angel Pons7c49cb82020-03-16 23:17:32 +01001087 ret.start = bs % sz;
1088 ret.end = (bs + bl - 1) % sz;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001089 ret.middle = (bs + (bl - 1) / 2) % sz;
1090 ret.length = bl;
Angel Pons7c49cb82020-03-16 23:17:32 +01001091 ret.all = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001092
1093 return ret;
1094}
1095
Angel Pons42d033a2021-01-03 15:26:37 +01001096#define RCVEN_COARSE_PI_LENGTH (2 * QCLK_PI)
1097
Angel Ponsf3053392020-11-13 23:31:12 +01001098static void find_rcven_pi_coarse(ramctr_timing *ctrl, int channel, int slotrank, int *upperA)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001099{
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001100 int rcven;
Angel Pons42d033a2021-01-03 15:26:37 +01001101 int statistics[NUM_LANES][RCVEN_COARSE_PI_LENGTH];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001102 int lane;
1103
Angel Pons42d033a2021-01-03 15:26:37 +01001104 for (rcven = 0; rcven < RCVEN_COARSE_PI_LENGTH; rcven++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001105 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001106 ctrl->timings[channel][slotrank].lanes[lane].rcven = rcven;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001107 }
1108 program_timings(ctrl, channel);
1109
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001110 test_rcven(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001111
1112 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001113 statistics[lane][rcven] =
1114 !does_lane_work(ctrl, channel, slotrank, lane);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001115 }
1116 }
1117 FOR_ALL_LANES {
Angel Pons42d033a2021-01-03 15:26:37 +01001118 struct run rn = get_longest_zero_run(statistics[lane], RCVEN_COARSE_PI_LENGTH);
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001119 ctrl->timings[channel][slotrank].lanes[lane].rcven = rn.middle;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001120 upperA[lane] = rn.end;
1121 if (upperA[lane] < rn.middle)
Angel Pons42d033a2021-01-03 15:26:37 +01001122 upperA[lane] += 2 * QCLK_PI;
Angel Pons7c49cb82020-03-16 23:17:32 +01001123
Angel Pons7e439c92020-12-07 11:56:01 +01001124 printram("rcven: %d, %d, %d: % 4d-% 4d-% 4d\n",
Felix Held2bb3cdf2018-07-28 00:23:59 +02001125 channel, slotrank, lane, rn.start, rn.middle, rn.end);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001126 }
1127}
1128
Angel Ponsf3053392020-11-13 23:31:12 +01001129static void fine_tune_rcven_pi(ramctr_timing *ctrl, int channel, int slotrank, int *upperA)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001130{
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001131 int rcven_delta;
Angel Pons86e3d742021-01-03 14:55:12 +01001132 int statistics[NUM_LANES][51] = {0};
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001133 int lane, i;
1134
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001135 for (rcven_delta = -25; rcven_delta <= 25; rcven_delta++) {
Angel Pons7c49cb82020-03-16 23:17:32 +01001136
1137 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001138 ctrl->timings[channel][slotrank].lanes[lane].rcven
Angel Pons42d033a2021-01-03 15:26:37 +01001139 = upperA[lane] + rcven_delta + QCLK_PI;
Angel Pons7c49cb82020-03-16 23:17:32 +01001140 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001141 program_timings(ctrl, channel);
1142
1143 for (i = 0; i < 100; i++) {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001144 test_rcven(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001145 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001146 statistics[lane][rcven_delta + 25] +=
Angel Pons7c49cb82020-03-16 23:17:32 +01001147 does_lane_work(ctrl, channel, slotrank, lane);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001148 }
1149 }
1150 }
1151 FOR_ALL_LANES {
1152 int last_zero, first_all;
1153
1154 for (last_zero = -25; last_zero <= 25; last_zero++)
1155 if (statistics[lane][last_zero + 25])
1156 break;
Angel Pons7c49cb82020-03-16 23:17:32 +01001157
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001158 last_zero--;
1159 for (first_all = -25; first_all <= 25; first_all++)
1160 if (statistics[lane][first_all + 25] == 100)
1161 break;
1162
Angel Pons7c49cb82020-03-16 23:17:32 +01001163 printram("lane %d: %d, %d\n", lane, last_zero, first_all);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001164
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001165 ctrl->timings[channel][slotrank].lanes[lane].rcven =
Angel Pons7c49cb82020-03-16 23:17:32 +01001166 (last_zero + first_all) / 2 + upperA[lane];
1167
Angel Pons7e439c92020-12-07 11:56:01 +01001168 printram("Aval: %d, %d, %d: % 4d\n", channel, slotrank,
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001169 lane, ctrl->timings[channel][slotrank].lanes[lane].rcven);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001170 }
1171}
1172
Angel Pons3aed6ac2020-12-07 02:00:41 +01001173/*
1174 * Once the DQS high phase has been found (for each DRAM) the next stage
1175 * is to find out the round trip latency, by locating the preamble cycle.
1176 * This is achieved by trying smaller and smaller roundtrip values until
1177 * the strobe sampling is done on the preamble cycle.
1178 */
Angel Ponsf3053392020-11-13 23:31:12 +01001179static int find_roundtrip_latency(ramctr_timing *ctrl, int channel, int slotrank, int *upperA)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001180{
1181 int works[NUM_LANES];
1182 int lane;
Angel Pons7c49cb82020-03-16 23:17:32 +01001183
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001184 while (1) {
1185 int all_works = 1, some_works = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +01001186
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001187 program_timings(ctrl, channel);
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001188 test_rcven(ctrl, channel, slotrank);
Angel Pons7c49cb82020-03-16 23:17:32 +01001189
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001190 FOR_ALL_LANES {
Angel Pons7c49cb82020-03-16 23:17:32 +01001191 works[lane] = !does_lane_work(ctrl, channel, slotrank, lane);
1192
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001193 if (works[lane])
1194 some_works = 1;
1195 else
1196 all_works = 0;
1197 }
Angel Pons3aed6ac2020-12-07 02:00:41 +01001198
1199 /* If every lane is working, exit */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001200 if (all_works)
1201 return 0;
Angel Pons7c49cb82020-03-16 23:17:32 +01001202
Angel Pons3aed6ac2020-12-07 02:00:41 +01001203 /*
1204 * If all bits are one (everyone is failing), decrement
1205 * the roundtrip value by two, and do another iteration.
1206 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001207 if (!some_works) {
Angel Pons3aed6ac2020-12-07 02:00:41 +01001208 /* Guard against roundtrip latency underflow */
Angel Pons88521882020-01-05 20:21:20 +01001209 if (ctrl->timings[channel][slotrank].roundtrip_latency < 2) {
Angel Pons30791632020-12-12 12:28:29 +01001210 printk(BIOS_EMERG, "Roundtrip latency underflow: %d, %d\n",
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001211 channel, slotrank);
1212 return MAKE_ERR;
1213 }
Angel Pons88521882020-01-05 20:21:20 +01001214 ctrl->timings[channel][slotrank].roundtrip_latency -= 2;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001215 printram("4024 -= 2;\n");
1216 continue;
1217 }
Angel Pons3aed6ac2020-12-07 02:00:41 +01001218
1219 /*
1220 * Else (if some lanes are failing), increase the rank's
1221 * I/O latency by 2, and increase rcven logic delay by 2
1222 * on the working lanes, then perform another iteration.
1223 */
Felix Heldef4fe3e2019-12-31 14:15:05 +01001224 ctrl->timings[channel][slotrank].io_latency += 2;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001225 printram("4028 += 2;\n");
Angel Pons7c49cb82020-03-16 23:17:32 +01001226
Angel Pons3aed6ac2020-12-07 02:00:41 +01001227 /* Guard against I/O latency overflow */
Angel Pons5db1b152020-12-13 16:37:53 +01001228 if (ctrl->timings[channel][slotrank].io_latency >= 16) {
Angel Pons30791632020-12-12 12:28:29 +01001229 printk(BIOS_EMERG, "I/O latency overflow: %d, %d\n",
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001230 channel, slotrank);
1231 return MAKE_ERR;
1232 }
1233 FOR_ALL_LANES if (works[lane]) {
Angel Pons42d033a2021-01-03 15:26:37 +01001234 ctrl->timings[channel][slotrank].lanes[lane].rcven += 2 * QCLK_PI;
1235 upperA[lane] += 2 * QCLK_PI;
Angel Pons891f2bc2020-01-10 01:27:28 +01001236 printram("increment %d, %d, %d\n", channel, slotrank, lane);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001237 }
1238 }
1239 return 0;
1240}
1241
Angel Pons12bd8ab2020-11-13 23:10:52 +01001242static int get_logic_delay_delta(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001243{
1244 int lane;
Angel Pons12bd8ab2020-11-13 23:10:52 +01001245 u16 logic_delay_min = 7;
1246 u16 logic_delay_max = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001247
1248 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001249 const u16 logic_delay = ctrl->timings[channel][slotrank].lanes[lane].rcven >> 6;
Angel Pons12bd8ab2020-11-13 23:10:52 +01001250
1251 logic_delay_min = MIN(logic_delay_min, logic_delay);
1252 logic_delay_max = MAX(logic_delay_max, logic_delay);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001253 }
Angel Pons12bd8ab2020-11-13 23:10:52 +01001254
1255 if (logic_delay_max < logic_delay_min) {
1256 printk(BIOS_EMERG, "Logic delay max < min (%u < %u): %d, %d\n",
1257 logic_delay_max, logic_delay_min, channel, slotrank);
1258 }
1259
1260 assert(logic_delay_max >= logic_delay_min);
1261
1262 return logic_delay_max - logic_delay_min;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001263}
1264
Angel Pons12bd8ab2020-11-13 23:10:52 +01001265static int align_rt_io_latency(ramctr_timing *ctrl, int channel, int slotrank, int prev)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001266{
Angel Pons12bd8ab2020-11-13 23:10:52 +01001267 int latency_offset = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001268
Angel Pons7c49cb82020-03-16 23:17:32 +01001269 /* Get changed maxima */
Angel Pons12bd8ab2020-11-13 23:10:52 +01001270 const int post = get_logic_delay_delta(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001271
Angel Pons12bd8ab2020-11-13 23:10:52 +01001272 if (prev < post)
1273 latency_offset = +1;
Angel Pons7c49cb82020-03-16 23:17:32 +01001274
Angel Pons12bd8ab2020-11-13 23:10:52 +01001275 else if (prev > post)
1276 latency_offset = -1;
Angel Pons7c49cb82020-03-16 23:17:32 +01001277
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001278 else
Angel Pons12bd8ab2020-11-13 23:10:52 +01001279 latency_offset = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001280
Angel Pons12bd8ab2020-11-13 23:10:52 +01001281 ctrl->timings[channel][slotrank].io_latency += latency_offset;
1282 ctrl->timings[channel][slotrank].roundtrip_latency += latency_offset;
1283 printram("4024 += %d;\n", latency_offset);
1284 printram("4028 += %d;\n", latency_offset);
1285
1286 return post;
1287}
1288
1289static void compute_final_logic_delay(ramctr_timing *ctrl, int channel, int slotrank)
1290{
1291 u16 logic_delay_min = 7;
1292 int lane;
1293
1294 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001295 const u16 logic_delay = ctrl->timings[channel][slotrank].lanes[lane].rcven >> 6;
Angel Pons12bd8ab2020-11-13 23:10:52 +01001296
1297 logic_delay_min = MIN(logic_delay_min, logic_delay);
1298 }
1299
1300 if (logic_delay_min >= 2) {
1301 printk(BIOS_WARNING, "Logic delay %u greater than 1: %d %d\n",
1302 logic_delay_min, channel, slotrank);
1303 }
1304
1305 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001306 ctrl->timings[channel][slotrank].lanes[lane].rcven -= logic_delay_min << 6;
Angel Pons12bd8ab2020-11-13 23:10:52 +01001307 }
1308 ctrl->timings[channel][slotrank].io_latency -= logic_delay_min;
1309 printram("4028 -= %d;\n", logic_delay_min);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001310}
1311
Angel Pons7f5a97c2020-11-13 16:58:46 +01001312int receive_enable_calibration(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001313{
1314 int channel, slotrank, lane;
1315 int err;
1316
1317 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
1318 int all_high, some_high;
1319 int upperA[NUM_LANES];
Angel Pons12bd8ab2020-11-13 23:10:52 +01001320 int prev;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001321
Angel Pons88521882020-01-05 20:21:20 +01001322 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001323
Angel Ponsffd50152020-11-12 11:03:10 +01001324 iosav_write_prea_sequence(channel, slotrank, ctrl->tRP, 0);
Felix Held9cf1dd22018-07-31 14:52:40 +02001325
Angel Pons9f4ed3b2020-12-07 12:34:36 +01001326 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001327
Angel Pons58b609b2020-11-13 14:35:29 +01001328 const union gdcr_training_mod_reg training_mod = {
1329 .receive_enable_mode = 1,
1330 .training_rank_sel = slotrank,
1331 .odt_always_on = 1,
1332 };
Angel Pons66780a02021-03-26 13:33:22 +01001333 mchbar_write32(GDCRTRAININGMOD, training_mod.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001334
Felix Heldef4fe3e2019-12-31 14:15:05 +01001335 ctrl->timings[channel][slotrank].io_latency = 4;
Angel Pons88521882020-01-05 20:21:20 +01001336 ctrl->timings[channel][slotrank].roundtrip_latency = 55;
Felix Held2bb3cdf2018-07-28 00:23:59 +02001337 program_timings(ctrl, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001338
Angel Ponsf3053392020-11-13 23:31:12 +01001339 find_rcven_pi_coarse(ctrl, channel, slotrank, upperA);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001340
Felix Held2bb3cdf2018-07-28 00:23:59 +02001341 all_high = 1;
1342 some_high = 0;
1343 FOR_ALL_LANES {
Angel Pons42d033a2021-01-03 15:26:37 +01001344 if (ctrl->timings[channel][slotrank].lanes[lane].rcven >= QCLK_PI)
Felix Held2bb3cdf2018-07-28 00:23:59 +02001345 some_high = 1;
1346 else
1347 all_high = 0;
1348 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001349
1350 if (all_high) {
Felix Heldef4fe3e2019-12-31 14:15:05 +01001351 ctrl->timings[channel][slotrank].io_latency--;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001352 printram("4028--;\n");
1353 FOR_ALL_LANES {
Angel Pons42d033a2021-01-03 15:26:37 +01001354 ctrl->timings[channel][slotrank].lanes[lane].rcven -= QCLK_PI;
1355 upperA[lane] -= QCLK_PI;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001356
1357 }
1358 } else if (some_high) {
Angel Pons88521882020-01-05 20:21:20 +01001359 ctrl->timings[channel][slotrank].roundtrip_latency++;
Felix Heldef4fe3e2019-12-31 14:15:05 +01001360 ctrl->timings[channel][slotrank].io_latency++;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001361 printram("4024++;\n");
1362 printram("4028++;\n");
1363 }
1364
1365 program_timings(ctrl, channel);
1366
Angel Pons12bd8ab2020-11-13 23:10:52 +01001367 prev = get_logic_delay_delta(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001368
Angel Ponsf3053392020-11-13 23:31:12 +01001369 err = find_roundtrip_latency(ctrl, channel, slotrank, upperA);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001370 if (err)
1371 return err;
1372
Angel Pons12bd8ab2020-11-13 23:10:52 +01001373 prev = align_rt_io_latency(ctrl, channel, slotrank, prev);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001374
Angel Ponsf3053392020-11-13 23:31:12 +01001375 fine_tune_rcven_pi(ctrl, channel, slotrank, upperA);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001376
Angel Pons12bd8ab2020-11-13 23:10:52 +01001377 prev = align_rt_io_latency(ctrl, channel, slotrank, prev);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001378
Angel Pons12bd8ab2020-11-13 23:10:52 +01001379 compute_final_logic_delay(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001380
Angel Pons12bd8ab2020-11-13 23:10:52 +01001381 align_rt_io_latency(ctrl, channel, slotrank, prev);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001382
Angel Pons7e439c92020-12-07 11:56:01 +01001383 printram("4/8: %d, %d, % 4d, % 4d\n", channel, slotrank,
Angel Pons88521882020-01-05 20:21:20 +01001384 ctrl->timings[channel][slotrank].roundtrip_latency,
Felix Heldef4fe3e2019-12-31 14:15:05 +01001385 ctrl->timings[channel][slotrank].io_latency);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001386
1387 printram("final results:\n");
1388 FOR_ALL_LANES
Angel Pons7e439c92020-12-07 11:56:01 +01001389 printram("Aval: %d, %d, %d: % 4d\n", channel, slotrank, lane,
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001390 ctrl->timings[channel][slotrank].lanes[lane].rcven);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001391
Angel Pons66780a02021-03-26 13:33:22 +01001392 mchbar_write32(GDCRTRAININGMOD, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001393
1394 toggle_io_reset();
1395 }
1396
1397 FOR_ALL_POPULATED_CHANNELS {
1398 program_timings(ctrl, channel);
1399 }
Angel Ponsc6742232020-11-15 13:26:21 +01001400
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001401 return 0;
1402}
1403
Angel Pons011661c2020-11-15 18:21:35 +01001404static void test_tx_dq(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001405{
1406 int lane;
1407
1408 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001409 mchbar_write32(IOSAV_By_ERROR_COUNT_ch(channel, lane), 0);
1410 mchbar_read32(IOSAV_By_BW_SERROR_C_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001411 }
1412
Angel Pons88521882020-01-05 20:21:20 +01001413 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001414
Angel Ponsffd50152020-11-12 11:03:10 +01001415 iosav_write_misc_write_sequence(ctrl, channel, slotrank,
1416 MAX(ctrl->tRRD, (ctrl->tFAW >> 2) + 1), 4, 4, 500, 18);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001417
Angel Ponsa853e7a2020-12-07 12:28:38 +01001418 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001419
Angel Pons801a5cb2020-11-15 15:48:29 +01001420 iosav_write_prea_act_read_sequence(ctrl, channel, slotrank);
Felix Held9cf1dd22018-07-31 14:52:40 +02001421
Angel Ponsa853e7a2020-12-07 12:28:38 +01001422 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001423}
1424
Angel Pons011661c2020-11-15 18:21:35 +01001425static void tx_dq_threshold_process(int *data, const int count)
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001426{
1427 int min = data[0];
1428 int max = min;
1429 int i;
1430 for (i = 1; i < count; i++) {
1431 if (min > data[i])
1432 min = data[i];
Angel Pons7c49cb82020-03-16 23:17:32 +01001433
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001434 if (max < data[i])
1435 max = data[i];
1436 }
Angel Pons7c49cb82020-03-16 23:17:32 +01001437 int threshold = min / 2 + max / 2;
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001438 for (i = 0; i < count; i++)
1439 data[i] = data[i] > threshold;
Angel Pons7c49cb82020-03-16 23:17:32 +01001440
Angel Pons891f2bc2020-01-10 01:27:28 +01001441 printram("threshold=%d min=%d max=%d\n", threshold, min, max);
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001442}
1443
Angel Pons011661c2020-11-15 18:21:35 +01001444static int tx_dq_write_leveling(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001445{
Angel Pons011661c2020-11-15 18:21:35 +01001446 int tx_dq;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001447 int stats[NUM_LANES][MAX_TX_DQ + 1];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001448 int lane;
1449
Angel Pons88521882020-01-05 20:21:20 +01001450 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001451
Angel Ponsffd50152020-11-12 11:03:10 +01001452 iosav_write_prea_sequence(channel, slotrank, ctrl->tRP, 18);
Felix Held9cf1dd22018-07-31 14:52:40 +02001453
Angel Pons9f4ed3b2020-12-07 12:34:36 +01001454 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001455
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001456 for (tx_dq = 0; tx_dq <= MAX_TX_DQ; tx_dq++) {
1457 FOR_ALL_LANES ctrl->timings[channel][slotrank].lanes[lane].tx_dq = tx_dq;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001458 program_timings(ctrl, channel);
1459
Angel Pons011661c2020-11-15 18:21:35 +01001460 test_tx_dq(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001461
1462 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001463 stats[lane][tx_dq] = mchbar_read32(
1464 IOSAV_By_ERROR_COUNT_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001465 }
1466 }
1467 FOR_ALL_LANES {
Angel Pons7c49cb82020-03-16 23:17:32 +01001468 struct run rn = get_longest_zero_run(stats[lane], ARRAY_SIZE(stats[lane]));
1469
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001470 if (rn.all || rn.length < 8) {
Angel Pons30791632020-12-12 12:28:29 +01001471 printk(BIOS_EMERG, "tx_dq write leveling failed: %d, %d, %d\n",
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001472 channel, slotrank, lane);
Angel Pons7c49cb82020-03-16 23:17:32 +01001473 /*
1474 * With command training not being done yet, the lane can be erroneous.
1475 * Take the average as reference and try again to find a run.
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001476 */
Angel Pons011661c2020-11-15 18:21:35 +01001477 tx_dq_threshold_process(stats[lane], ARRAY_SIZE(stats[lane]));
Angel Pons7c49cb82020-03-16 23:17:32 +01001478 rn = get_longest_zero_run(stats[lane], ARRAY_SIZE(stats[lane]));
1479
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001480 if (rn.all || rn.length < 8) {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001481 printk(BIOS_EMERG, "tx_dq recovery failed\n");
Tobias Diedrich87c4f112017-12-07 22:40:20 +01001482 return MAKE_ERR;
1483 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001484 }
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001485 ctrl->timings[channel][slotrank].lanes[lane].tx_dq = rn.middle;
Angel Pons7e439c92020-12-07 11:56:01 +01001486 printram("tx_dq: %d, %d, %d: % 4d-% 4d-% 4d\n",
Felix Held2bb3cdf2018-07-28 00:23:59 +02001487 channel, slotrank, lane, rn.start, rn.middle, rn.end);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001488 }
1489 return 0;
1490}
1491
Angel Pons88521882020-01-05 20:21:20 +01001492static int get_precedening_channels(ramctr_timing *ctrl, int target_channel)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001493{
1494 int channel, ret = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +01001495
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001496 FOR_ALL_POPULATED_CHANNELS if (channel < target_channel)
1497 ret++;
Angel Pons7c49cb82020-03-16 23:17:32 +01001498
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001499 return ret;
1500}
1501
Angel Pons765d4652020-11-11 14:44:35 +01001502/* Each cacheline is 64 bits long */
1503static void program_wdb_pattern_length(int channel, const unsigned int num_cachelines)
1504{
Angel Pons66780a02021-03-26 13:33:22 +01001505 mchbar_write8(IOSAV_DATA_CTL_ch(channel), num_cachelines / 8 - 1);
Angel Pons765d4652020-11-11 14:44:35 +01001506}
1507
Angel Pons88521882020-01-05 20:21:20 +01001508static void fill_pattern0(ramctr_timing *ctrl, int channel, u32 a, u32 b)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001509{
Subrata Banikb1434fc2019-03-15 22:20:41 +05301510 unsigned int j;
Angel Pons5db1b152020-12-13 16:37:53 +01001511 unsigned int channel_offset = get_precedening_channels(ctrl, channel) * 64;
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001512 uintptr_t addr;
Angel Pons7c49cb82020-03-16 23:17:32 +01001513
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001514 for (j = 0; j < 16; j++) {
1515 addr = 0x04000000 + channel_offset + 4 * j;
1516 write32((void *)addr, j & 2 ? b : a);
1517 }
Angel Pons7c49cb82020-03-16 23:17:32 +01001518
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001519 sfence();
Angel Pons765d4652020-11-11 14:44:35 +01001520
1521 program_wdb_pattern_length(channel, 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001522}
1523
Angel Pons88521882020-01-05 20:21:20 +01001524static int num_of_channels(const ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001525{
1526 int ret = 0;
1527 int channel;
1528 FOR_ALL_POPULATED_CHANNELS ret++;
1529 return ret;
1530}
1531
Angel Pons88521882020-01-05 20:21:20 +01001532static void fill_pattern1(ramctr_timing *ctrl, int channel)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001533{
Subrata Banikb1434fc2019-03-15 22:20:41 +05301534 unsigned int j;
Angel Pons5db1b152020-12-13 16:37:53 +01001535 unsigned int channel_offset = get_precedening_channels(ctrl, channel) * 64;
1536 unsigned int channel_step = 64 * num_of_channels(ctrl);
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001537 uintptr_t addr;
Angel Pons7c49cb82020-03-16 23:17:32 +01001538
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001539 for (j = 0; j < 16; j++) {
1540 addr = 0x04000000 + channel_offset + j * 4;
1541 write32((void *)addr, 0xffffffff);
1542 }
1543 for (j = 0; j < 16; j++) {
1544 addr = 0x04000000 + channel_offset + channel_step + j * 4;
1545 write32((void *)addr, 0);
1546 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001547 sfence();
Angel Pons765d4652020-11-11 14:44:35 +01001548
1549 program_wdb_pattern_length(channel, 16);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001550}
1551
Angel Pons42d033a2021-01-03 15:26:37 +01001552#define TX_DQS_PI_LENGTH (2 * QCLK_PI)
1553
Angel Pons820bce72020-11-14 17:02:55 +01001554static int write_level_rank(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001555{
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001556 int tx_dqs;
Angel Pons42d033a2021-01-03 15:26:37 +01001557 int statistics[NUM_LANES][TX_DQS_PI_LENGTH];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001558 int lane;
1559
Angel Pons58b609b2020-11-13 14:35:29 +01001560 const union gdcr_training_mod_reg training_mod = {
1561 .write_leveling_mode = 1,
1562 .training_rank_sel = slotrank,
1563 .enable_dqs_wl = 5,
1564 .odt_always_on = 1,
1565 .force_drive_enable = 1,
1566 };
Angel Pons66780a02021-03-26 13:33:22 +01001567 mchbar_write32(GDCRTRAININGMOD, training_mod.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001568
Angel Ponsc6d2fea2020-11-14 16:52:33 +01001569 u32 mr1reg = make_mr1(ctrl, slotrank, channel) | 1 << 7;
1570 int bank = 1;
1571
1572 if (ctrl->rank_mirror[channel][slotrank])
1573 ddr3_mirror_mrreg(&bank, &mr1reg);
1574
1575 wait_for_iosav(channel);
1576
1577 iosav_write_jedec_write_leveling_sequence(ctrl, channel, slotrank, bank, mr1reg);
1578
Angel Pons42d033a2021-01-03 15:26:37 +01001579 for (tx_dqs = 0; tx_dqs < TX_DQS_PI_LENGTH; tx_dqs++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001580 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001581 ctrl->timings[channel][slotrank].lanes[lane].tx_dqs = tx_dqs;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001582 }
1583 program_timings(ctrl, channel);
1584
Angel Ponsa853e7a2020-12-07 12:28:38 +01001585 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001586
1587 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001588 statistics[lane][tx_dqs] = !((mchbar_read32(lane_base[lane] +
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001589 GDCRTRAININGRESULT(channel, (tx_dqs / 32) & 1)) >>
1590 (tx_dqs % 32)) & 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001591 }
1592 }
1593 FOR_ALL_LANES {
Angel Pons42d033a2021-01-03 15:26:37 +01001594 struct run rn = get_longest_zero_run(statistics[lane], TX_DQS_PI_LENGTH);
Angel Pons7c49cb82020-03-16 23:17:32 +01001595 /*
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001596 * tx_dq is a direct function of tx_dqs's 6 LSBs. Some tests increment the value
1597 * of tx_dqs by a small value, which might cause the 6-bit value to overflow if
Angel Pons7c49cb82020-03-16 23:17:32 +01001598 * it's close to 0x3f. Increment the value by a small offset if it's likely
1599 * to overflow, to make sure it won't overflow while running tests and bricks
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001600 * the system due to a non matching tx_dq.
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001601 *
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001602 * TODO: find out why some tests (edge write discovery) increment tx_dqs.
Angel Pons7c49cb82020-03-16 23:17:32 +01001603 */
1604 if ((rn.start & 0x3f) == 0x3e)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001605 rn.start += 2;
Angel Pons7c49cb82020-03-16 23:17:32 +01001606 else if ((rn.start & 0x3f) == 0x3f)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001607 rn.start += 1;
Angel Pons7c49cb82020-03-16 23:17:32 +01001608
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001609 ctrl->timings[channel][slotrank].lanes[lane].tx_dqs = rn.start;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001610 if (rn.all) {
Angel Pons30791632020-12-12 12:28:29 +01001611 printk(BIOS_EMERG, "JEDEC write leveling failed: %d, %d, %d\n",
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001612 channel, slotrank, lane);
Angel Pons7c49cb82020-03-16 23:17:32 +01001613
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001614 return MAKE_ERR;
1615 }
Angel Pons7e439c92020-12-07 11:56:01 +01001616 printram("tx_dqs: %d, %d, %d: % 4d-% 4d-% 4d\n",
Patrick Rudolph368b6152016-11-25 16:36:52 +01001617 channel, slotrank, lane, rn.start, rn.middle, rn.end);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001618 }
1619 return 0;
1620}
1621
Angel Pons820bce72020-11-14 17:02:55 +01001622static int get_dqs_flyby_adjust(u64 val)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001623{
1624 int i;
Angel Ponsbf13ef02020-11-11 18:40:06 +01001625 /* DQS is good enough */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001626 if (val == 0xffffffffffffffffLL)
1627 return 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001628 if (val >= 0xf000000000000000LL) {
Angel Ponsbf13ef02020-11-11 18:40:06 +01001629 /* DQS is late, needs negative adjustment */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001630 for (i = 0; i < 8; i++)
1631 if (val << (8 * (7 - i) + 4))
1632 return -i;
1633 } else {
Angel Ponsbf13ef02020-11-11 18:40:06 +01001634 /* DQS is early, needs positive adjustment */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001635 for (i = 0; i < 8; i++)
1636 if (val >> (8 * (7 - i) + 4))
1637 return i;
1638 }
1639 return 8;
1640}
1641
Angel Ponsbf13ef02020-11-11 18:40:06 +01001642static void train_write_flyby(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001643{
1644 int channel, slotrank, lane, old;
Angel Pons58b609b2020-11-13 14:35:29 +01001645
1646 const union gdcr_training_mod_reg training_mod = {
1647 .dq_dqs_training_res = 1,
1648 };
Angel Pons66780a02021-03-26 13:33:22 +01001649 mchbar_write32(GDCRTRAININGMOD, training_mod.raw);
Angel Pons58b609b2020-11-13 14:35:29 +01001650
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001651 FOR_ALL_POPULATED_CHANNELS {
1652 fill_pattern1(ctrl, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001653 }
1654 FOR_ALL_POPULATED_CHANNELS FOR_ALL_POPULATED_RANKS {
1655
Angel Pons765d4652020-11-11 14:44:35 +01001656 /* Reset read and write WDB pointers */
Angel Pons66780a02021-03-26 13:33:22 +01001657 mchbar_write32(IOSAV_DATA_CTL_ch(channel), 0x10001);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001658
Angel Pons88521882020-01-05 20:21:20 +01001659 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001660
Angel Ponsffd50152020-11-12 11:03:10 +01001661 iosav_write_misc_write_sequence(ctrl, channel, slotrank, 3, 1, 3, 3, 31);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001662
Angel Ponsa853e7a2020-12-07 12:28:38 +01001663 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001664
Angel Pons8f0757e2020-11-11 23:03:36 +01001665 const struct iosav_ssq rd_sequence[] = {
1666 /* DRAM command PREA */
1667 [0] = {
Angel Pons3abd2062020-05-03 00:25:02 +02001668 .sp_cmd_ctrl = {
1669 .command = IOSAV_PRE,
1670 .ranksel_ap = 1,
1671 },
1672 .subseq_ctrl = {
1673 .cmd_executions = 1,
1674 .cmd_delay_gap = 3,
1675 .post_ssq_wait = ctrl->tRP,
1676 .data_direction = SSQ_NA,
1677 },
1678 .sp_cmd_addr = {
Angel Pons5db1b152020-12-13 16:37:53 +01001679 .address = 1 << 10,
Angel Pons3abd2062020-05-03 00:25:02 +02001680 .rowbits = 6,
1681 .bank = 0,
1682 .rank = slotrank,
1683 },
1684 .addr_update = {
1685 .addr_wrap = 18,
1686 },
Angel Pons8f0757e2020-11-11 23:03:36 +01001687 },
1688 /* DRAM command ACT */
1689 [1] = {
Angel Pons3abd2062020-05-03 00:25:02 +02001690 .sp_cmd_ctrl = {
1691 .command = IOSAV_ACT,
1692 .ranksel_ap = 1,
1693 },
1694 .subseq_ctrl = {
1695 .cmd_executions = 1,
1696 .cmd_delay_gap = 3,
1697 .post_ssq_wait = ctrl->tRCD,
1698 .data_direction = SSQ_NA,
1699 },
1700 .sp_cmd_addr = {
1701 .address = 0,
1702 .rowbits = 6,
1703 .bank = 0,
1704 .rank = slotrank,
1705 },
Angel Pons8f0757e2020-11-11 23:03:36 +01001706 },
Angel Ponsf5502312021-02-10 11:08:28 +01001707 /* DRAM command RDA */
Angel Pons8f0757e2020-11-11 23:03:36 +01001708 [2] = {
Angel Pons3abd2062020-05-03 00:25:02 +02001709 .sp_cmd_ctrl = {
1710 .command = IOSAV_RD,
1711 .ranksel_ap = 3,
1712 },
1713 .subseq_ctrl = {
1714 .cmd_executions = 1,
1715 .cmd_delay_gap = 3,
1716 .post_ssq_wait = ctrl->tRP +
Angel Ponsca00dec2020-05-02 15:04:00 +02001717 ctrl->timings[channel][slotrank].roundtrip_latency +
Angel Pons3abd2062020-05-03 00:25:02 +02001718 ctrl->timings[channel][slotrank].io_latency,
1719 .data_direction = SSQ_RD,
1720 },
1721 .sp_cmd_addr = {
1722 .address = 8,
1723 .rowbits = 6,
1724 .bank = 0,
1725 .rank = slotrank,
1726 },
Angel Pons8f0757e2020-11-11 23:03:36 +01001727 },
1728 };
1729 iosav_write_sequence(channel, rd_sequence, ARRAY_SIZE(rd_sequence));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001730
Angel Ponsa853e7a2020-12-07 12:28:38 +01001731 iosav_run_once_and_wait(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02001732
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001733 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001734 u64 res = mchbar_read32(lane_base[lane] + GDCRTRAININGRESULT1(channel));
1735 res |= ((u64) mchbar_read32(lane_base[lane] +
Felix Heldfb19c8a2020-01-14 21:27:59 +01001736 GDCRTRAININGRESULT2(channel))) << 32;
Angel Pons820bce72020-11-14 17:02:55 +01001737
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001738 old = ctrl->timings[channel][slotrank].lanes[lane].tx_dqs;
1739 ctrl->timings[channel][slotrank].lanes[lane].tx_dqs +=
Angel Pons42d033a2021-01-03 15:26:37 +01001740 get_dqs_flyby_adjust(res) * QCLK_PI;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001741
1742 printram("High adjust %d:%016llx\n", lane, res);
Angel Pons7e439c92020-12-07 11:56:01 +01001743 printram("Bval+: %d, %d, %d, % 4d -> % 4d\n", channel, slotrank, lane,
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001744 old, ctrl->timings[channel][slotrank].lanes[lane].tx_dqs);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001745 }
1746 }
Angel Pons66780a02021-03-26 13:33:22 +01001747 mchbar_write32(GDCRTRAININGMOD, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001748}
1749
Angel Pons7d115132020-11-14 01:44:44 +01001750static void disable_refresh_machine(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001751{
Angel Pons7d115132020-11-14 01:44:44 +01001752 int channel;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001753
Angel Pons7d115132020-11-14 01:44:44 +01001754 FOR_ALL_POPULATED_CHANNELS {
1755 /* choose an existing rank */
1756 const int slotrank = !(ctrl->rankmap[channel] & 1) ? 2 : 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001757
Angel Pons7d115132020-11-14 01:44:44 +01001758 iosav_write_zqcs_sequence(channel, slotrank, 4, 4, 31);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001759
Angel Ponsa853e7a2020-12-07 12:28:38 +01001760 iosav_run_once_and_wait(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02001761
Angel Pons66780a02021-03-26 13:33:22 +01001762 mchbar_setbits32(SCHED_CBIT_ch(channel), 1 << 21);
Angel Pons7d115132020-11-14 01:44:44 +01001763 }
1764
1765 /* Refresh disable */
Angel Pons66780a02021-03-26 13:33:22 +01001766 mchbar_clrbits32(MC_INIT_STATE_G, 1 << 3);
Angel Pons7d115132020-11-14 01:44:44 +01001767
1768 FOR_ALL_POPULATED_CHANNELS {
1769 /* Execute the same command queue */
Angel Ponsa853e7a2020-12-07 12:28:38 +01001770 iosav_run_once_and_wait(channel);
Angel Pons7d115132020-11-14 01:44:44 +01001771 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001772}
1773
Angel Pons7c49cb82020-03-16 23:17:32 +01001774/*
1775 * Compensate the skew between CMD/ADDR/CLK and DQ/DQS lanes.
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001776 *
Angel Pons7c49cb82020-03-16 23:17:32 +01001777 * Since DDR3 uses a fly-by topology, the data and strobes signals reach the chips at different
1778 * times with respect to command, address and clock signals. By delaying either all DQ/DQS or
1779 * all CMD/ADDR/CLK signals, a full phase shift can be introduced. It is assumed that the
1780 * CLK/ADDR/CMD signals have the same routing delay.
1781 *
1782 * To find the required phase shift the DRAM is placed in "write leveling" mode. In this mode,
1783 * the DRAM-chip samples the CLK on every DQS edge and feeds back the sampled value on the data
1784 * lanes (DQ).
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001785 */
Angel Pons820bce72020-11-14 17:02:55 +01001786static int jedec_write_leveling(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001787{
Angel Pons820bce72020-11-14 17:02:55 +01001788 int channel, slotrank;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001789
Angel Pons7d115132020-11-14 01:44:44 +01001790 disable_refresh_machine(ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001791
Angel Pons7c49cb82020-03-16 23:17:32 +01001792 /* Enable write leveling on all ranks
1793 Disable all DQ outputs
1794 Only NOP is allowed in this mode */
1795 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS
1796 write_mrreg(ctrl, channel, slotrank, 1,
Angel Ponsdc5539f2020-11-12 12:44:25 +01001797 make_mr1(ctrl, slotrank, channel) | 1 << 12 | 1 << 7);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001798
Angel Ponsa1f17142020-11-15 12:50:03 +01001799 /* Needs to be programmed before I/O reset below */
Angel Pons58b609b2020-11-13 14:35:29 +01001800 const union gdcr_training_mod_reg training_mod = {
1801 .write_leveling_mode = 1,
1802 .enable_dqs_wl = 5,
1803 .odt_always_on = 1,
1804 .force_drive_enable = 1,
1805 };
Angel Pons66780a02021-03-26 13:33:22 +01001806 mchbar_write32(GDCRTRAININGMOD, training_mod.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001807
1808 toggle_io_reset();
1809
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001810 /* Set any valid value for tx_dqs, it gets corrected later */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001811 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons820bce72020-11-14 17:02:55 +01001812 const int err = write_level_rank(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001813 if (err)
1814 return err;
1815 }
1816
Angel Pons7c49cb82020-03-16 23:17:32 +01001817 /* Disable write leveling on all ranks */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001818 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS
Angel Pons7c49cb82020-03-16 23:17:32 +01001819 write_mrreg(ctrl, channel, slotrank, 1, make_mr1(ctrl, slotrank, channel));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001820
Angel Pons66780a02021-03-26 13:33:22 +01001821 mchbar_write32(GDCRTRAININGMOD, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001822
1823 FOR_ALL_POPULATED_CHANNELS
Angel Pons88521882020-01-05 20:21:20 +01001824 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001825
Angel Pons7c49cb82020-03-16 23:17:32 +01001826 /* Refresh enable */
Angel Pons66780a02021-03-26 13:33:22 +01001827 mchbar_setbits32(MC_INIT_STATE_G, 1 << 3);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001828
1829 FOR_ALL_POPULATED_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +01001830 mchbar_clrbits32(SCHED_CBIT_ch(channel), 1 << 21);
1831 mchbar_read32(IOSAV_STATUS_ch(channel));
Angel Pons88521882020-01-05 20:21:20 +01001832 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001833
Angel Ponsffd50152020-11-12 11:03:10 +01001834 iosav_write_zqcs_sequence(channel, 0, 4, 101, 31);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001835
Angel Ponsa853e7a2020-12-07 12:28:38 +01001836 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001837 }
1838
1839 toggle_io_reset();
1840
Angel Pons820bce72020-11-14 17:02:55 +01001841 return 0;
1842}
1843
1844int write_training(ramctr_timing *ctrl)
1845{
Angel Ponsc6742232020-11-15 13:26:21 +01001846 int channel, slotrank;
Angel Pons820bce72020-11-14 17:02:55 +01001847 int err;
1848
Angel Pons4d192822020-12-12 13:54:37 +01001849 /*
1850 * Set the DEC_WRD bit, required for the write flyby algorithm.
1851 * Needs to be done before starting the write training procedure.
1852 */
Angel Pons820bce72020-11-14 17:02:55 +01001853 FOR_ALL_POPULATED_CHANNELS
Angel Pons66780a02021-03-26 13:33:22 +01001854 mchbar_setbits32(TC_RWP_ch(channel), 1 << 27);
Angel Pons820bce72020-11-14 17:02:55 +01001855
Angel Pons4c76d252020-11-15 13:06:53 +01001856 printram("CPE\n");
1857
Angel Pons820bce72020-11-14 17:02:55 +01001858 err = jedec_write_leveling(ctrl);
1859 if (err)
1860 return err;
1861
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001862 printram("CPF\n");
1863
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001864 FOR_ALL_POPULATED_CHANNELS {
1865 fill_pattern0(ctrl, channel, 0xaaaaaaaa, 0x55555555);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001866 }
1867
1868 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons011661c2020-11-15 18:21:35 +01001869 err = tx_dq_write_leveling(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001870 if (err)
1871 return err;
1872 }
1873
1874 FOR_ALL_POPULATED_CHANNELS
1875 program_timings(ctrl, channel);
1876
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001877 /* measure and adjust tx_dqs timings */
Angel Ponsbf13ef02020-11-11 18:40:06 +01001878 train_write_flyby(ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001879
1880 FOR_ALL_POPULATED_CHANNELS
1881 program_timings(ctrl, channel);
1882
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001883 return 0;
1884}
1885
Angel Ponsbf13ef02020-11-11 18:40:06 +01001886static int test_command_training(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001887{
1888 struct ram_rank_timings saved_rt = ctrl->timings[channel][slotrank];
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001889 int tx_dq_delta;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001890 int lanes_ok = 0;
1891 int ctr = 0;
1892 int lane;
1893
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001894 for (tx_dq_delta = -5; tx_dq_delta <= 5; tx_dq_delta++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001895 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01001896 ctrl->timings[channel][slotrank].lanes[lane].tx_dq =
1897 saved_rt.lanes[lane].tx_dq + tx_dq_delta;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001898 }
1899 program_timings(ctrl, channel);
1900 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001901 mchbar_write32(IOSAV_By_ERROR_COUNT(lane), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001902 }
1903
Angel Pons765d4652020-11-11 14:44:35 +01001904 /* Reset read WDB pointer */
Angel Pons66780a02021-03-26 13:33:22 +01001905 mchbar_write32(IOSAV_DATA_CTL_ch(channel), 0x1f);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001906
Angel Pons88521882020-01-05 20:21:20 +01001907 wait_for_iosav(channel);
Angel Pons8f0757e2020-11-11 23:03:36 +01001908
Angel Ponsffd50152020-11-12 11:03:10 +01001909 iosav_write_command_training_sequence(ctrl, channel, slotrank, ctr);
Angel Pons8f0757e2020-11-11 23:03:36 +01001910
1911 /* Program LFSR for the RD/WR subsequences */
Angel Pons66780a02021-03-26 13:33:22 +01001912 mchbar_write32(IOSAV_n_ADDRESS_LFSR_ch(channel, 1), 0x389abcd);
1913 mchbar_write32(IOSAV_n_ADDRESS_LFSR_ch(channel, 2), 0x389abcd);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001914
Angel Ponsa853e7a2020-12-07 12:28:38 +01001915 iosav_run_once_and_wait(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02001916
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001917 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01001918 u32 r32 = mchbar_read32(IOSAV_By_ERROR_COUNT_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001919
1920 if (r32 == 0)
1921 lanes_ok |= 1 << lane;
1922 }
1923 ctr++;
Patrick Rudolphdd662872017-10-28 18:20:11 +02001924 if (lanes_ok == ((1 << ctrl->lanes) - 1))
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001925 break;
1926 }
1927
1928 ctrl->timings[channel][slotrank] = saved_rt;
1929
Patrick Rudolphdd662872017-10-28 18:20:11 +02001930 return lanes_ok != ((1 << ctrl->lanes) - 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001931}
1932
Angel Pons88521882020-01-05 20:21:20 +01001933static void fill_pattern5(ramctr_timing *ctrl, int channel, int patno)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001934{
Subrata Banikb1434fc2019-03-15 22:20:41 +05301935 unsigned int i, j;
Angel Pons5db1b152020-12-13 16:37:53 +01001936 unsigned int offset = get_precedening_channels(ctrl, channel) * 64;
1937 unsigned int step = 64 * num_of_channels(ctrl);
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001938 uintptr_t addr;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001939
1940 if (patno) {
1941 u8 base8 = 0x80 >> ((patno - 1) % 8);
1942 u32 base = base8 | (base8 << 8) | (base8 << 16) | (base8 << 24);
1943 for (i = 0; i < 32; i++) {
1944 for (j = 0; j < 16; j++) {
1945 u32 val = use_base[patno - 1][i] & (1 << (j / 2)) ? base : 0;
Angel Pons7c49cb82020-03-16 23:17:32 +01001946
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001947 if (invert[patno - 1][i] & (1 << (j / 2)))
1948 val = ~val;
Angel Pons7c49cb82020-03-16 23:17:32 +01001949
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001950 addr = (1 << 26) + offset + i * step + j * 4;
1951 write32((void *)addr, val);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001952 }
1953 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001954 } else {
Angel Pons7c49cb82020-03-16 23:17:32 +01001955 for (i = 0; i < ARRAY_SIZE(pattern); i++) {
1956 for (j = 0; j < 16; j++) {
1957 const u32 val = pattern[i][j];
Patrick Rudolphb50b6a52020-08-20 16:50:01 +02001958 addr = (1 << 26) + offset + i * step + j * 4;
1959 write32((void *)addr, val);
Angel Pons7c49cb82020-03-16 23:17:32 +01001960 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001961 }
1962 sfence();
1963 }
Angel Pons765d4652020-11-11 14:44:35 +01001964
1965 program_wdb_pattern_length(channel, 256);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001966}
1967
Angel Pons88521882020-01-05 20:21:20 +01001968static void reprogram_320c(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001969{
Angel Pons7d115132020-11-14 01:44:44 +01001970 disable_refresh_machine(ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001971
Angel Pons7c49cb82020-03-16 23:17:32 +01001972 /* JEDEC reset */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001973 dram_jedecreset(ctrl);
Angel Pons7c49cb82020-03-16 23:17:32 +01001974
1975 /* MRS commands */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001976 dram_mrscommands(ctrl);
1977
1978 toggle_io_reset();
1979}
1980
Angel Pons42d033a2021-01-03 15:26:37 +01001981#define CT_MIN_PI (-CCC_MAX_PI)
1982#define CT_MAX_PI (+CCC_MAX_PI + 1)
Angel Ponsbf13ef02020-11-11 18:40:06 +01001983#define CT_PI_LENGTH (CT_MAX_PI - CT_MIN_PI + 1)
1984
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001985#define MIN_C320C_LEN 13
1986
1987static int try_cmd_stretch(ramctr_timing *ctrl, int channel, int cmd_stretch)
1988{
1989 struct ram_rank_timings saved_timings[NUM_CHANNELS][NUM_SLOTRANKS];
1990 int slotrank;
Angel Ponsbf13ef02020-11-11 18:40:06 +01001991 int command_pi;
1992 int stat[NUM_SLOTRANKS][CT_PI_LENGTH];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001993 int delta = 0;
1994
1995 printram("Trying cmd_stretch %d on channel %d\n", cmd_stretch, channel);
1996
1997 FOR_ALL_POPULATED_RANKS {
Angel Pons891f2bc2020-01-10 01:27:28 +01001998 saved_timings[channel][slotrank] = ctrl->timings[channel][slotrank];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01001999 }
2000
2001 ctrl->cmd_stretch[channel] = cmd_stretch;
2002
Angel Pons7a612742020-11-12 13:34:03 +01002003 const union tc_rap_reg tc_rap = {
2004 .tRRD = ctrl->tRRD,
2005 .tRTP = ctrl->tRTP,
2006 .tCKE = ctrl->tCKE,
2007 .tWTR = ctrl->tWTR,
2008 .tFAW = ctrl->tFAW,
2009 .tWR = ctrl->tWR,
2010 .tCMD = ctrl->cmd_stretch[channel],
2011 };
Angel Pons66780a02021-03-26 13:33:22 +01002012 mchbar_write32(TC_RAP_ch(channel), tc_rap.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002013
2014 if (ctrl->cmd_stretch[channel] == 2)
2015 delta = 2;
2016 else if (ctrl->cmd_stretch[channel] == 0)
2017 delta = 4;
2018
2019 FOR_ALL_POPULATED_RANKS {
Angel Pons88521882020-01-05 20:21:20 +01002020 ctrl->timings[channel][slotrank].roundtrip_latency -= delta;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002021 }
2022
Angel Ponsbf13ef02020-11-11 18:40:06 +01002023 for (command_pi = CT_MIN_PI; command_pi < CT_MAX_PI; command_pi++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002024 FOR_ALL_POPULATED_RANKS {
Angel Ponsbf13ef02020-11-11 18:40:06 +01002025 ctrl->timings[channel][slotrank].pi_coding = command_pi;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002026 }
2027 program_timings(ctrl, channel);
2028 reprogram_320c(ctrl);
2029 FOR_ALL_POPULATED_RANKS {
Angel Ponsbf13ef02020-11-11 18:40:06 +01002030 stat[slotrank][command_pi - CT_MIN_PI] =
2031 test_command_training(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002032 }
2033 }
2034 FOR_ALL_POPULATED_RANKS {
Angel Ponsbf13ef02020-11-11 18:40:06 +01002035 struct run rn = get_longest_zero_run(stat[slotrank], CT_PI_LENGTH - 1);
Angel Pons7c49cb82020-03-16 23:17:32 +01002036
Angel Ponsbf13ef02020-11-11 18:40:06 +01002037 ctrl->timings[channel][slotrank].pi_coding = rn.middle + CT_MIN_PI;
Angel Pons7e439c92020-12-07 11:56:01 +01002038 printram("cmd_stretch: %d, %d: % 4d-% 4d-% 4d\n",
Patrick Rudolph368b6152016-11-25 16:36:52 +01002039 channel, slotrank, rn.start, rn.middle, rn.end);
Angel Pons7c49cb82020-03-16 23:17:32 +01002040
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002041 if (rn.all || rn.length < MIN_C320C_LEN) {
2042 FOR_ALL_POPULATED_RANKS {
2043 ctrl->timings[channel][slotrank] =
2044 saved_timings[channel][slotrank];
2045 }
2046 return MAKE_ERR;
2047 }
2048 }
2049
2050 return 0;
2051}
2052
Angel Pons7c49cb82020-03-16 23:17:32 +01002053/*
2054 * Adjust CMD phase shift and try multiple command rates.
2055 * A command rate of 2T doubles the time needed for address and command decode.
2056 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002057int command_training(ramctr_timing *ctrl)
2058{
2059 int channel;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002060
2061 FOR_ALL_POPULATED_CHANNELS {
2062 fill_pattern5(ctrl, channel, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002063 }
2064
2065 FOR_ALL_POPULATED_CHANNELS {
Patrick Rudolph58d16af2017-06-19 19:33:12 +02002066 int cmdrate, err;
2067
2068 /*
2069 * Dual DIMM per channel:
Angel Pons7c49cb82020-03-16 23:17:32 +01002070 * Issue:
Angel Pons30791632020-12-12 12:28:29 +01002071 * While command training seems to succeed, raminit will fail in write training.
Angel Pons7c49cb82020-03-16 23:17:32 +01002072 *
2073 * Workaround:
2074 * Skip 1T in dual DIMM mode, that's only supported by a few DIMMs.
2075 * Only try 1T mode for XMP DIMMs that request it in dual DIMM mode.
Patrick Rudolph58d16af2017-06-19 19:33:12 +02002076 *
2077 * Single DIMM per channel:
2078 * Try command rate 1T and 2T
2079 */
2080 cmdrate = ((ctrl->rankmap[channel] & 0x5) == 0x5);
Dan Elkoubydabebc32018-04-13 18:47:10 +03002081 if (ctrl->tCMD)
2082 /* XMP gives the CMD rate in clock ticks, not ns */
2083 cmdrate = MIN(DIV_ROUND_UP(ctrl->tCMD, 256) - 1, 1);
Patrick Rudolph58d16af2017-06-19 19:33:12 +02002084
Elyes HAOUASadda3f812018-01-31 23:02:35 +01002085 for (; cmdrate < 2; cmdrate++) {
Patrick Rudolph58d16af2017-06-19 19:33:12 +02002086 err = try_cmd_stretch(ctrl, channel, cmdrate << 1);
2087
2088 if (!err)
2089 break;
2090 }
2091
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002092 if (err) {
Angel Pons30791632020-12-12 12:28:29 +01002093 printk(BIOS_EMERG, "Command training failed: %d\n", channel);
Patrick Rudolph58d16af2017-06-19 19:33:12 +02002094 return err;
2095 }
2096
Angel Pons891f2bc2020-01-10 01:27:28 +01002097 printram("Using CMD rate %uT on channel %u\n", cmdrate + 1, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002098 }
2099
2100 FOR_ALL_POPULATED_CHANNELS
Angel Ponsfd9a8b62020-11-13 13:56:30 +01002101 program_timings(ctrl, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002102
2103 reprogram_320c(ctrl);
2104 return 0;
2105}
2106
Angel Pons4c79f932020-11-14 01:26:52 +01002107static int find_read_mpr_margin(ramctr_timing *ctrl, int channel, int slotrank, int *edges)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002108{
Angel Pons96a06dd2020-11-14 00:33:18 +01002109 int dqs_pi;
Angel Pons7c49cb82020-03-16 23:17:32 +01002110 int stats[NUM_LANES][MAX_EDGE_TIMING + 1];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002111 int lane;
2112
Angel Pons96a06dd2020-11-14 00:33:18 +01002113 for (dqs_pi = 0; dqs_pi <= MAX_EDGE_TIMING; dqs_pi++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002114 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002115 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p = dqs_pi;
2116 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n = dqs_pi;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002117 }
2118 program_timings(ctrl, channel);
2119
2120 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002121 mchbar_write32(IOSAV_By_ERROR_COUNT_ch(channel, lane), 0);
2122 mchbar_read32(IOSAV_By_BW_SERROR_C_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002123 }
2124
Angel Pons88521882020-01-05 20:21:20 +01002125 wait_for_iosav(channel);
Angel Pons7c49cb82020-03-16 23:17:32 +01002126
Angel Ponsffd50152020-11-12 11:03:10 +01002127 iosav_write_read_mpr_sequence(
2128 channel, slotrank, ctrl->tMOD, 500, 4, 1, ctrl->CAS + 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002129
Angel Ponsa853e7a2020-12-07 12:28:38 +01002130 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002131
2132 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002133 stats[lane][dqs_pi] = mchbar_read32(
2134 IOSAV_By_ERROR_COUNT_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002135 }
2136 }
Angel Pons7c49cb82020-03-16 23:17:32 +01002137
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002138 FOR_ALL_LANES {
Angel Pons7c49cb82020-03-16 23:17:32 +01002139 struct run rn = get_longest_zero_run(stats[lane], MAX_EDGE_TIMING + 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002140 edges[lane] = rn.middle;
Angel Pons7c49cb82020-03-16 23:17:32 +01002141
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002142 if (rn.all) {
Angel Pons30791632020-12-12 12:28:29 +01002143 printk(BIOS_EMERG, "Read MPR training failed: %d, %d, %d\n", channel,
Angel Pons7c49cb82020-03-16 23:17:32 +01002144 slotrank, lane);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002145 return MAKE_ERR;
2146 }
Angel Pons7e439c92020-12-07 11:56:01 +01002147 printram("eval %d, %d, %d: % 4d\n", channel, slotrank, lane, edges[lane]);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002148 }
2149 return 0;
2150}
2151
Angel Pons60971dc2020-11-14 00:49:38 +01002152static void find_predefined_pattern(ramctr_timing *ctrl, const int channel)
2153{
2154 int slotrank, lane;
2155
2156 fill_pattern0(ctrl, channel, 0, 0);
2157 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002158 mchbar_write32(IOSAV_By_BW_MASK_ch(channel, lane), 0);
2159 mchbar_read32(IOSAV_By_BW_SERROR_C_ch(channel, lane));
Angel Pons60971dc2020-11-14 00:49:38 +01002160 }
2161
2162 FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002163 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n = 16;
2164 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p = 16;
Angel Pons60971dc2020-11-14 00:49:38 +01002165 }
2166
2167 program_timings(ctrl, channel);
2168
2169 FOR_ALL_POPULATED_RANKS {
2170 wait_for_iosav(channel);
2171
2172 iosav_write_read_mpr_sequence(
2173 channel, slotrank, ctrl->tMOD, 3, 4, 1, ctrl->CAS + 8);
2174
Angel Ponsa853e7a2020-12-07 12:28:38 +01002175 iosav_run_once_and_wait(channel);
Angel Pons60971dc2020-11-14 00:49:38 +01002176 }
2177
2178 /* XXX: check any measured value ? */
2179
2180 FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002181 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n = 48;
2182 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p = 48;
Angel Pons60971dc2020-11-14 00:49:38 +01002183 }
2184
2185 program_timings(ctrl, channel);
2186
2187 FOR_ALL_POPULATED_RANKS {
2188 wait_for_iosav(channel);
2189
2190 iosav_write_read_mpr_sequence(
2191 channel, slotrank, ctrl->tMOD, 3, 4, 1, ctrl->CAS + 8);
2192
Angel Ponsa853e7a2020-12-07 12:28:38 +01002193 iosav_run_once_and_wait(channel);
Angel Pons60971dc2020-11-14 00:49:38 +01002194 }
2195
2196 /* XXX: check any measured value ? */
2197
2198 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002199 mchbar_write32(IOSAV_By_BW_MASK_ch(channel, lane),
2200 ~mchbar_read32(IOSAV_By_BW_SERROR_ch(channel, lane)) & 0xff);
Angel Pons60971dc2020-11-14 00:49:38 +01002201 }
2202}
2203
Angel Pons4c79f932020-11-14 01:26:52 +01002204int read_mpr_training(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002205{
2206 int falling_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
2207 int rising_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
2208 int channel, slotrank, lane;
2209 int err;
2210
Angel Pons66780a02021-03-26 13:33:22 +01002211 mchbar_write32(GDCRTRAININGMOD, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002212
2213 toggle_io_reset();
2214
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002215 FOR_ALL_POPULATED_CHANNELS {
Angel Pons60971dc2020-11-14 00:49:38 +01002216 find_predefined_pattern(ctrl, channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002217
2218 fill_pattern0(ctrl, channel, 0, 0xffffffff);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002219 }
2220
Angel Pons0c3936e2020-03-22 12:49:27 +01002221 /*
2222 * FIXME: Under some conditions, vendor BIOS sets both edges to the same value. It will
2223 * also use a single loop. It would seem that it is a debugging configuration.
2224 */
Angel Pons66780a02021-03-26 13:33:22 +01002225 mchbar_write32(IOSAV_DC_MASK, 3 << 8);
Angel Pons5db1b152020-12-13 16:37:53 +01002226 printram("discover falling edges:\n[%x] = %x\n", IOSAV_DC_MASK, 3 << 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002227
2228 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons4c79f932020-11-14 01:26:52 +01002229 err = find_read_mpr_margin(ctrl, channel, slotrank,
Felix Held2bb3cdf2018-07-28 00:23:59 +02002230 falling_edges[channel][slotrank]);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002231 if (err)
2232 return err;
2233 }
2234
Angel Pons66780a02021-03-26 13:33:22 +01002235 mchbar_write32(IOSAV_DC_MASK, 2 << 8);
Angel Pons5db1b152020-12-13 16:37:53 +01002236 printram("discover rising edges:\n[%x] = %x\n", IOSAV_DC_MASK, 2 << 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002237
2238 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons4c79f932020-11-14 01:26:52 +01002239 err = find_read_mpr_margin(ctrl, channel, slotrank,
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002240 rising_edges[channel][slotrank]);
2241 if (err)
2242 return err;
2243 }
2244
Angel Pons66780a02021-03-26 13:33:22 +01002245 mchbar_write32(IOSAV_DC_MASK, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002246
2247 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002248 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n =
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002249 falling_edges[channel][slotrank][lane];
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002250 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p =
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002251 rising_edges[channel][slotrank][lane];
2252 }
2253
2254 FOR_ALL_POPULATED_CHANNELS {
2255 program_timings(ctrl, channel);
2256 }
2257
Angel Pons50a6fe72020-11-14 01:18:14 +01002258 FOR_ALL_POPULATED_CHANNELS FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002259 mchbar_write32(IOSAV_By_BW_MASK_ch(channel, lane), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002260 }
2261 return 0;
2262}
2263
Angel Pons08f749d2020-11-17 16:50:56 +01002264static int find_agrsv_read_margin(ramctr_timing *ctrl, int channel, int slotrank, int *edges)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002265{
Angel Pons08f749d2020-11-17 16:50:56 +01002266 const int rd_vref_offsets[] = { 0, 0xc, 0x2c };
2267
Angel Pons7c49cb82020-03-16 23:17:32 +01002268 u32 raw_stats[MAX_EDGE_TIMING + 1];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002269 int lower[NUM_LANES];
2270 int upper[NUM_LANES];
Angel Pons08f749d2020-11-17 16:50:56 +01002271 int lane, i, read_pi, pat;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002272
2273 FOR_ALL_LANES {
2274 lower[lane] = 0;
2275 upper[lane] = MAX_EDGE_TIMING;
2276 }
2277
Angel Pons08f749d2020-11-17 16:50:56 +01002278 for (i = 0; i < ARRAY_SIZE(rd_vref_offsets); i++) {
Angel Pons58b609b2020-11-13 14:35:29 +01002279 const union gdcr_training_mod_reg training_mod = {
Angel Pons08f749d2020-11-17 16:50:56 +01002280 .vref_gen_ctl = rd_vref_offsets[i],
Angel Pons58b609b2020-11-13 14:35:29 +01002281 };
Angel Pons66780a02021-03-26 13:33:22 +01002282 mchbar_write32(GDCRTRAININGMOD_ch(channel), training_mod.raw);
Angel Pons58b609b2020-11-13 14:35:29 +01002283 printram("[%x] = 0x%08x\n", GDCRTRAININGMOD_ch(channel), training_mod.raw);
Angel Pons7c49cb82020-03-16 23:17:32 +01002284
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002285 for (pat = 0; pat < NUM_PATTERNS; pat++) {
2286 fill_pattern5(ctrl, channel, pat);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002287 printram("using pattern %d\n", pat);
Angel Pons7c49cb82020-03-16 23:17:32 +01002288
Angel Pons08f749d2020-11-17 16:50:56 +01002289 for (read_pi = 0; read_pi <= MAX_EDGE_TIMING; read_pi++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002290 FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002291 ctrl->timings[channel][slotrank].lanes[lane]
2292 .rx_dqs_p = read_pi;
2293 ctrl->timings[channel][slotrank].lanes[lane]
2294 .rx_dqs_n = read_pi;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002295 }
2296 program_timings(ctrl, channel);
2297
2298 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002299 mchbar_write32(IOSAV_By_ERROR_COUNT_ch(channel, lane),
2300 0);
2301 mchbar_read32(IOSAV_By_BW_SERROR_C_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002302 }
Angel Pons88521882020-01-05 20:21:20 +01002303 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002304
Angel Ponsffd50152020-11-12 11:03:10 +01002305 iosav_write_data_write_sequence(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002306
Angel Ponsa853e7a2020-12-07 12:28:38 +01002307 iosav_run_once_and_wait(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02002308
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002309 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002310 mchbar_read32(IOSAV_By_ERROR_COUNT_ch(channel, lane));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002311 }
2312
Angel Pons7c49cb82020-03-16 23:17:32 +01002313 /* FIXME: This register only exists on Ivy Bridge */
Angel Pons66780a02021-03-26 13:33:22 +01002314 raw_stats[read_pi] = mchbar_read32(
2315 IOSAV_BYTE_SERROR_C_ch(channel));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002316 }
Angel Pons7c49cb82020-03-16 23:17:32 +01002317
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002318 FOR_ALL_LANES {
Angel Pons08f749d2020-11-17 16:50:56 +01002319 int stats[MAX_EDGE_TIMING + 1];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002320 struct run rn;
Angel Pons08f749d2020-11-17 16:50:56 +01002321
2322 for (read_pi = 0; read_pi <= MAX_EDGE_TIMING; read_pi++)
2323 stats[read_pi] = !!(raw_stats[read_pi] & (1 << lane));
Angel Pons7c49cb82020-03-16 23:17:32 +01002324
2325 rn = get_longest_zero_run(stats, MAX_EDGE_TIMING + 1);
2326
Angel Pons7e439c92020-12-07 11:56:01 +01002327 printram("edges: %d, %d, %d: % 4d-% 4d-% 4d, "
2328 "% 4d-% 4d\n", channel, slotrank, i, rn.start,
Angel Pons7c49cb82020-03-16 23:17:32 +01002329 rn.middle, rn.end, rn.start + ctrl->edge_offset[i],
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002330 rn.end - ctrl->edge_offset[i]);
Angel Pons7c49cb82020-03-16 23:17:32 +01002331
2332 lower[lane] = MAX(rn.start + ctrl->edge_offset[i], lower[lane]);
2333 upper[lane] = MIN(rn.end - ctrl->edge_offset[i], upper[lane]);
2334
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002335 edges[lane] = (lower[lane] + upper[lane]) / 2;
2336 if (rn.all || (lower[lane] > upper[lane])) {
Angel Pons30791632020-12-12 12:28:29 +01002337 printk(BIOS_EMERG, "Aggressive read training failed: "
Angel Pons7c49cb82020-03-16 23:17:32 +01002338 "%d, %d, %d\n", channel, slotrank, lane);
2339
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002340 return MAKE_ERR;
2341 }
2342 }
2343 }
2344 }
2345
Angel Ponsa93f46e2020-11-17 16:54:01 +01002346 /* Restore nominal Vref after training */
Angel Pons66780a02021-03-26 13:33:22 +01002347 mchbar_write32(GDCRTRAININGMOD_ch(channel), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002348 printram("CPA\n");
2349 return 0;
2350}
2351
Angel Pons08f749d2020-11-17 16:50:56 +01002352int aggressive_read_training(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002353{
2354 int falling_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
Angel Pons7c49cb82020-03-16 23:17:32 +01002355 int rising_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
2356 int channel, slotrank, lane, err;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002357
Angel Pons7c49cb82020-03-16 23:17:32 +01002358 /*
2359 * FIXME: Under some conditions, vendor BIOS sets both edges to the same value. It will
2360 * also use a single loop. It would seem that it is a debugging configuration.
2361 */
Angel Pons66780a02021-03-26 13:33:22 +01002362 mchbar_write32(IOSAV_DC_MASK, 3 << 8);
Angel Pons5db1b152020-12-13 16:37:53 +01002363 printram("discover falling edges aggressive:\n[%x] = %x\n", IOSAV_DC_MASK, 3 << 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002364
2365 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons08f749d2020-11-17 16:50:56 +01002366 err = find_agrsv_read_margin(ctrl, channel, slotrank,
Angel Pons7c49cb82020-03-16 23:17:32 +01002367 falling_edges[channel][slotrank]);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002368 if (err)
2369 return err;
2370 }
2371
Angel Pons66780a02021-03-26 13:33:22 +01002372 mchbar_write32(IOSAV_DC_MASK, 2 << 8);
Angel Pons5db1b152020-12-13 16:37:53 +01002373 printram("discover rising edges aggressive:\n[%x] = %x\n", IOSAV_DC_MASK, 2 << 8);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002374
2375 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
Angel Pons08f749d2020-11-17 16:50:56 +01002376 err = find_agrsv_read_margin(ctrl, channel, slotrank,
Angel Pons7c49cb82020-03-16 23:17:32 +01002377 rising_edges[channel][slotrank]);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002378 if (err)
2379 return err;
2380 }
2381
Angel Pons66780a02021-03-26 13:33:22 +01002382 mchbar_write32(IOSAV_DC_MASK, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002383
2384 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002385 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_n =
Angel Pons7c49cb82020-03-16 23:17:32 +01002386 falling_edges[channel][slotrank][lane];
2387
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002388 ctrl->timings[channel][slotrank].lanes[lane].rx_dqs_p =
Angel Pons7c49cb82020-03-16 23:17:32 +01002389 rising_edges[channel][slotrank][lane];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002390 }
2391
2392 FOR_ALL_POPULATED_CHANNELS
2393 program_timings(ctrl, channel);
2394
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002395 return 0;
2396}
2397
Angel Pons2a7d7522020-11-19 12:49:07 +01002398static void test_aggressive_write(ramctr_timing *ctrl, int channel, int slotrank)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002399{
Angel Pons88521882020-01-05 20:21:20 +01002400 wait_for_iosav(channel);
Angel Pons7c49cb82020-03-16 23:17:32 +01002401
Angel Ponsffd50152020-11-12 11:03:10 +01002402 iosav_write_aggressive_write_read_sequence(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002403
Angel Ponsa853e7a2020-12-07 12:28:38 +01002404 iosav_run_once_and_wait(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002405}
2406
Angel Pons2a7d7522020-11-19 12:49:07 +01002407static void set_write_vref(const int channel, const u8 wr_vref)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002408{
Angel Pons66780a02021-03-26 13:33:22 +01002409 mchbar_clrsetbits32(GDCRCMDDEBUGMUXCFG_Cz_S(channel), 0x3f << 24, wr_vref << 24);
Angel Pons2a7d7522020-11-19 12:49:07 +01002410 udelay(2);
2411}
2412
2413int aggressive_write_training(ramctr_timing *ctrl)
2414{
2415 const u8 wr_vref_offsets[3] = { 0, 0x0f, 0x2f };
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002416 int i, pat;
2417
2418 int lower[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
2419 int upper[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES];
2420 int channel, slotrank, lane;
2421
Angel Pons9fbb1b02020-11-19 12:53:36 +01002422 /* Changing the write Vref is only supported on some Ivy Bridge SKUs */
2423 if (!IS_IVY_CPU(ctrl->cpu))
2424 return 0;
2425
2426 if (!(pci_read_config32(HOST_BRIDGE, CAPID0_A) & CAPID_WRTVREF))
2427 return 0;
2428
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002429 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
2430 lower[channel][slotrank][lane] = 0;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002431 upper[channel][slotrank][lane] = MAX_TX_DQ;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002432 }
2433
Angel Pons2a7d7522020-11-19 12:49:07 +01002434 /* Only enable IOSAV_n_SPECIAL_COMMAND_ADDR optimization on later steppings */
2435 const bool enable_iosav_opt = IS_IVY_CPU_D(ctrl->cpu) || IS_IVY_CPU_E(ctrl->cpu);
2436
2437 if (enable_iosav_opt)
Angel Pons66780a02021-03-26 13:33:22 +01002438 mchbar_write32(MCMNTS_SPARE, 1);
Angel Pons2a7d7522020-11-19 12:49:07 +01002439
Angel Pons30791632020-12-12 12:28:29 +01002440 printram("Aggresive write training:\n");
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002441
Angel Pons2a7d7522020-11-19 12:49:07 +01002442 for (i = 0; i < ARRAY_SIZE(wr_vref_offsets); i++) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002443 FOR_ALL_POPULATED_CHANNELS {
Angel Pons2a7d7522020-11-19 12:49:07 +01002444 set_write_vref(channel, wr_vref_offsets[i]);
Angel Pons7c49cb82020-03-16 23:17:32 +01002445
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002446 for (pat = 0; pat < NUM_PATTERNS; pat++) {
2447 FOR_ALL_POPULATED_RANKS {
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002448 int tx_dq;
2449 u32 raw_stats[MAX_TX_DQ + 1];
2450 int stats[MAX_TX_DQ + 1];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002451
2452 /* Make sure rn.start < rn.end */
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002453 stats[MAX_TX_DQ] = 1;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002454
2455 fill_pattern5(ctrl, channel, pat);
Angel Pons7c49cb82020-03-16 23:17:32 +01002456
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002457 for (tx_dq = 0; tx_dq < MAX_TX_DQ; tx_dq++) {
Angel Pons7c49cb82020-03-16 23:17:32 +01002458 FOR_ALL_LANES {
2459 ctrl->timings[channel][slotrank]
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002460 .lanes[lane].tx_dq = tx_dq;
Angel Pons7c49cb82020-03-16 23:17:32 +01002461 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002462 program_timings(ctrl, channel);
2463
Angel Pons2a7d7522020-11-19 12:49:07 +01002464 test_aggressive_write(ctrl, channel, slotrank);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002465
Angel Pons66780a02021-03-26 13:33:22 +01002466 raw_stats[tx_dq] = mchbar_read32(
Angel Pons098240eb2020-03-22 12:55:32 +01002467 IOSAV_BYTE_SERROR_C_ch(channel));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002468 }
2469 FOR_ALL_LANES {
2470 struct run rn;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002471 for (tx_dq = 0; tx_dq < MAX_TX_DQ; tx_dq++) {
2472 stats[tx_dq] = !!(raw_stats[tx_dq]
Angel Pons7c49cb82020-03-16 23:17:32 +01002473 & (1 << lane));
2474 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002475
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002476 rn = get_longest_zero_run(stats, MAX_TX_DQ + 1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002477 if (rn.all) {
Angel Pons30791632020-12-12 12:28:29 +01002478 printk(BIOS_EMERG, "Aggressive "
2479 "write training failed: "
Angel Pons7c49cb82020-03-16 23:17:32 +01002480 "%d, %d, %d\n", channel,
2481 slotrank, lane);
2482
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002483 return MAKE_ERR;
2484 }
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002485 printram("tx_dq: %d, %d, %d: "
Angel Pons7e439c92020-12-07 11:56:01 +01002486 "% 4d-% 4d-% 4d, "
2487 "% 4d-% 4d\n", channel, slotrank,
Angel Pons7c49cb82020-03-16 23:17:32 +01002488 i, rn.start, rn.middle, rn.end,
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002489 rn.start + ctrl->tx_dq_offset[i],
2490 rn.end - ctrl->tx_dq_offset[i]);
Angel Pons7c49cb82020-03-16 23:17:32 +01002491
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002492 lower[channel][slotrank][lane] =
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002493 MAX(rn.start + ctrl->tx_dq_offset[i],
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002494 lower[channel][slotrank][lane]);
Angel Pons7c49cb82020-03-16 23:17:32 +01002495
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002496 upper[channel][slotrank][lane] =
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002497 MIN(rn.end - ctrl->tx_dq_offset[i],
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002498 upper[channel][slotrank][lane]);
2499
2500 }
2501 }
2502 }
2503 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002504 }
2505
Angel Pons2a7d7522020-11-19 12:49:07 +01002506 FOR_ALL_CHANNELS {
2507 /* Restore nominal write Vref after training */
2508 set_write_vref(channel, 0);
2509 }
2510
2511 /* Disable IOSAV_n_SPECIAL_COMMAND_ADDR optimization */
2512 if (enable_iosav_opt)
Angel Pons66780a02021-03-26 13:33:22 +01002513 mchbar_write32(MCMNTS_SPARE, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002514
2515 printram("CPB\n");
2516
2517 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES {
Angel Pons7e439c92020-12-07 11:56:01 +01002518 printram("tx_dq %d, %d, %d: % 4d\n", channel, slotrank, lane,
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002519 (lower[channel][slotrank][lane] +
2520 upper[channel][slotrank][lane]) / 2);
Angel Pons7c49cb82020-03-16 23:17:32 +01002521
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002522 ctrl->timings[channel][slotrank].lanes[lane].tx_dq =
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002523 (lower[channel][slotrank][lane] +
2524 upper[channel][slotrank][lane]) / 2;
2525 }
2526 FOR_ALL_POPULATED_CHANNELS {
2527 program_timings(ctrl, channel);
2528 }
2529 return 0;
2530}
2531
Angel Pons88521882020-01-05 20:21:20 +01002532void normalize_training(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002533{
2534 int channel, slotrank, lane;
Patrick Rudolph3c8cb972016-11-25 16:00:01 +01002535 int mat;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002536
2537 FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS {
2538 int delta;
Patrick Rudolph3c8cb972016-11-25 16:00:01 +01002539 mat = 0;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002540 FOR_ALL_LANES mat =
Angel Ponsc8ac2cc2020-11-19 22:50:54 +01002541 MAX(ctrl->timings[channel][slotrank].lanes[lane].rcven, mat);
Patrick Rudolph413edc82016-11-25 15:40:07 +01002542 printram("normalize %d, %d, %d: mat %d\n",
2543 channel, slotrank, lane, mat);
2544
Felix Heldef4fe3e2019-12-31 14:15:05 +01002545 delta = (mat >> 6) - ctrl->timings[channel][slotrank].io_latency;
Patrick Rudolph413edc82016-11-25 15:40:07 +01002546 printram("normalize %d, %d, %d: delta %d\n",
2547 channel, slotrank, lane, delta);
2548
Angel Pons88521882020-01-05 20:21:20 +01002549 ctrl->timings[channel][slotrank].roundtrip_latency += delta;
Felix Heldef4fe3e2019-12-31 14:15:05 +01002550 ctrl->timings[channel][slotrank].io_latency += delta;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002551 }
2552
2553 FOR_ALL_POPULATED_CHANNELS {
2554 program_timings(ctrl, channel);
2555 }
2556}
2557
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002558int channel_test(ramctr_timing *ctrl)
2559{
2560 int channel, slotrank, lane;
2561
2562 slotrank = 0;
2563 FOR_ALL_POPULATED_CHANNELS
Angel Pons66780a02021-03-26 13:33:22 +01002564 if (mchbar_read32(MC_INIT_STATE_ch(channel)) & 0xa000) {
Angel Pons891f2bc2020-01-10 01:27:28 +01002565 printk(BIOS_EMERG, "Mini channel test failed (1): %d\n", channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002566 return MAKE_ERR;
2567 }
2568 FOR_ALL_POPULATED_CHANNELS {
2569 fill_pattern0(ctrl, channel, 0x12345678, 0x98765432);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002570 }
2571
2572 for (slotrank = 0; slotrank < 4; slotrank++)
2573 FOR_ALL_CHANNELS
2574 if (ctrl->rankmap[channel] & (1 << slotrank)) {
2575 FOR_ALL_LANES {
Angel Pons66780a02021-03-26 13:33:22 +01002576 mchbar_write32(IOSAV_By_ERROR_COUNT(lane), 0);
2577 mchbar_write32(IOSAV_By_BW_SERROR_C(lane), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002578 }
Angel Pons88521882020-01-05 20:21:20 +01002579 wait_for_iosav(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02002580
Angel Ponsffd50152020-11-12 11:03:10 +01002581 iosav_write_memory_test_sequence(ctrl, channel, slotrank);
Felix Held9cf1dd22018-07-31 14:52:40 +02002582
Angel Ponsa853e7a2020-12-07 12:28:38 +01002583 iosav_run_once_and_wait(channel);
Felix Held9cf1dd22018-07-31 14:52:40 +02002584
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002585 FOR_ALL_LANES
Angel Pons66780a02021-03-26 13:33:22 +01002586 if (mchbar_read32(IOSAV_By_ERROR_COUNT_ch(channel, lane))) {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002587 printk(BIOS_EMERG, "Mini channel test failed (2): %d, %d, %d\n",
2588 channel, slotrank, lane);
2589 return MAKE_ERR;
2590 }
2591 }
2592 return 0;
2593}
2594
Patrick Rudolphdd662872017-10-28 18:20:11 +02002595void channel_scrub(ramctr_timing *ctrl)
2596{
2597 int channel, slotrank, row, rowsize;
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002598 u8 bank;
Patrick Rudolphdd662872017-10-28 18:20:11 +02002599
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002600 FOR_ALL_POPULATED_CHANNELS {
2601 wait_for_iosav(channel);
2602 fill_pattern0(ctrl, channel, 0, 0);
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002603 }
2604
2605 /*
2606 * During runtime the "scrubber" will periodically scan through the memory in the
2607 * physical address space, to identify and fix CRC errors.
2608 * The following loops writes to every DRAM address, setting the ECC bits to the
2609 * correct value. A read from this location will no longer return a CRC error,
2610 * except when a bit has toggled due to external events.
Angel Pons3b9d3e92020-11-11 19:10:39 +01002611 * The same could be achieved by writing to the physical memory map, but it's
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002612 * much more difficult due to SMM remapping, ME stolen memory, GFX stolen memory,
2613 * and firmware running in x86_32.
2614 */
Patrick Rudolphdd662872017-10-28 18:20:11 +02002615 FOR_ALL_POPULATED_CHANNELS FOR_ALL_POPULATED_RANKS {
2616 rowsize = 1 << ctrl->info.dimm[channel][slotrank >> 1].row_bits;
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002617 for (bank = 0; bank < 8; bank++) {
2618 for (row = 0; row < rowsize; row += 16) {
Patrick Rudolphdd662872017-10-28 18:20:11 +02002619
Angel Pons8f0757e2020-11-11 23:03:36 +01002620 u8 gap = MAX((ctrl->tFAW >> 2) + 1, ctrl->tRRD);
2621 const struct iosav_ssq sequence[] = {
2622 /*
2623 * DRAM command ACT
2624 * Opens the row for writing.
2625 */
2626 [0] = {
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002627 .sp_cmd_ctrl = {
2628 .command = IOSAV_ACT,
2629 .ranksel_ap = 1,
2630 },
2631 .subseq_ctrl = {
2632 .cmd_executions = 1,
2633 .cmd_delay_gap = gap,
2634 .post_ssq_wait = ctrl->tRCD,
2635 .data_direction = SSQ_NA,
2636 },
2637 .sp_cmd_addr = {
2638 .address = row,
2639 .rowbits = 6,
2640 .bank = bank,
2641 .rank = slotrank,
2642 },
2643 .addr_update = {
2644 .inc_addr_1 = 1,
2645 .addr_wrap = 18,
2646 },
Angel Pons8f0757e2020-11-11 23:03:36 +01002647 },
2648 /*
2649 * DRAM command WR
2650 * Writes (128 + 1) * 8 (burst length) * 8 (bus width)
2651 * bytes.
2652 */
2653 [1] = {
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002654 .sp_cmd_ctrl = {
2655 .command = IOSAV_WR,
2656 .ranksel_ap = 1,
2657 },
2658 .subseq_ctrl = {
2659 .cmd_executions = 129,
2660 .cmd_delay_gap = 4,
2661 .post_ssq_wait = ctrl->tWTR +
2662 ctrl->CWL + 8,
2663 .data_direction = SSQ_WR,
2664 },
2665 .sp_cmd_addr = {
2666 .address = row,
2667 .rowbits = 0,
2668 .bank = bank,
2669 .rank = slotrank,
2670 },
2671 .addr_update = {
2672 .inc_addr_8 = 1,
2673 .addr_wrap = 9,
2674 },
Angel Pons8f0757e2020-11-11 23:03:36 +01002675 },
2676 /*
2677 * DRAM command PRE
2678 * Closes the row.
2679 */
2680 [2] = {
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002681 .sp_cmd_ctrl = {
2682 .command = IOSAV_PRE,
2683 .ranksel_ap = 1,
2684 },
2685 .subseq_ctrl = {
2686 .cmd_executions = 1,
2687 .cmd_delay_gap = 4,
2688 .post_ssq_wait = ctrl->tRP,
2689 .data_direction = SSQ_NA,
2690 },
2691 .sp_cmd_addr = {
2692 .address = 0,
2693 .rowbits = 6,
2694 .bank = bank,
2695 .rank = slotrank,
2696 },
2697 .addr_update = {
Angel Ponsfd9a8b62020-11-13 13:56:30 +01002698 .addr_wrap = 18,
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002699 },
Angel Pons8f0757e2020-11-11 23:03:36 +01002700 },
2701 };
2702 iosav_write_sequence(channel, sequence, ARRAY_SIZE(sequence));
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002703
Patrick Rudolphb5fa9c82020-05-01 18:35:05 +02002704 iosav_run_queue(channel, 16, 0);
2705
2706 wait_for_iosav(channel);
Angel Pons3abd2062020-05-03 00:25:02 +02002707 }
Patrick Rudolphdd662872017-10-28 18:20:11 +02002708 }
2709 }
2710}
2711
Angel Pons88521882020-01-05 20:21:20 +01002712void set_scrambling_seed(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002713{
2714 int channel;
2715
Angel Pons7c49cb82020-03-16 23:17:32 +01002716 /* FIXME: we hardcode seeds. Do we need to use some PRNG for them? I don't think so. */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002717 static u32 seeds[NUM_CHANNELS][3] = {
2718 {0x00009a36, 0xbafcfdcf, 0x46d1ab68},
2719 {0x00028bfa, 0x53fe4b49, 0x19ed5483}
2720 };
2721 FOR_ALL_POPULATED_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +01002722 mchbar_clrbits32(SCHED_CBIT_ch(channel), 1 << 28);
2723 mchbar_write32(SCRAMBLING_SEED_1_ch(channel), seeds[channel][0]);
2724 mchbar_write32(SCRAMBLING_SEED_2_HI_ch(channel), seeds[channel][1]);
2725 mchbar_write32(SCRAMBLING_SEED_2_LO_ch(channel), seeds[channel][2]);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002726 }
2727}
2728
Angel Pons89ae6b82020-03-21 13:23:32 +01002729void set_wmm_behavior(const u32 cpu)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002730{
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002731 if (IS_SANDY_CPU(cpu) && (IS_SANDY_CPU_D0(cpu) || IS_SANDY_CPU_D1(cpu))) {
Angel Pons66780a02021-03-26 13:33:22 +01002732 mchbar_write32(SC_WDBWM, 0x141d1519);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002733 } else {
Angel Pons66780a02021-03-26 13:33:22 +01002734 mchbar_write32(SC_WDBWM, 0x551d1519);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002735 }
2736}
2737
Angel Pons88521882020-01-05 20:21:20 +01002738void prepare_training(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002739{
2740 int channel;
2741
2742 FOR_ALL_POPULATED_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +01002743 /* Always drive command bus */
Angel Pons66780a02021-03-26 13:33:22 +01002744 mchbar_setbits32(TC_RAP_ch(channel), 1 << 29);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002745 }
2746
2747 udelay(1);
2748
2749 FOR_ALL_POPULATED_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +01002750 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002751 }
2752}
2753
Angel Pons7c49cb82020-03-16 23:17:32 +01002754void set_read_write_timings(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002755{
Angel Pons11463322020-11-19 11:04:28 +01002756 /* Use a larger delay when running fast to improve stability */
2757 const u32 tRWDRDD_inc = ctrl->tCK <= TCK_1066MHZ ? 4 : 2;
2758
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002759 int channel, slotrank;
Patrick Rudolph19c3dad2016-11-26 11:37:45 +01002760
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002761 FOR_ALL_POPULATED_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +01002762 int min_pi = 10000;
2763 int max_pi = -10000;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002764
2765 FOR_ALL_POPULATED_RANKS {
Angel Pons88521882020-01-05 20:21:20 +01002766 max_pi = MAX(ctrl->timings[channel][slotrank].pi_coding, max_pi);
2767 min_pi = MIN(ctrl->timings[channel][slotrank].pi_coding, min_pi);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002768 }
2769
Angel Pons7a612742020-11-12 13:34:03 +01002770 const u32 tWRDRDD = (max_pi - min_pi > 51) ? 0 : ctrl->ref_card_offset[channel];
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002771
Angel Pons7a612742020-11-12 13:34:03 +01002772 const u32 val = (ctrl->pi_coding_threshold < max_pi - min_pi) ? 3 : 2;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002773
Patrick Rudolph19c3dad2016-11-26 11:37:45 +01002774 dram_odt_stretch(ctrl, channel);
2775
Angel Pons7a612742020-11-12 13:34:03 +01002776 const union tc_rwp_reg tc_rwp = {
2777 .tRRDR = 0,
2778 .tRRDD = val,
2779 .tWWDR = val,
2780 .tWWDD = val,
Angel Pons11463322020-11-19 11:04:28 +01002781 .tRWDRDD = ctrl->ref_card_offset[channel] + tRWDRDD_inc,
Angel Pons7a612742020-11-12 13:34:03 +01002782 .tWRDRDD = tWRDRDD,
2783 .tRWSR = 2,
2784 .dec_wrd = 1,
2785 };
Angel Pons66780a02021-03-26 13:33:22 +01002786 mchbar_write32(TC_RWP_ch(channel), tc_rwp.raw);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002787 }
2788}
2789
Angel Pons88521882020-01-05 20:21:20 +01002790void set_normal_operation(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002791{
2792 int channel;
2793 FOR_ALL_POPULATED_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +01002794 mchbar_write32(MC_INIT_STATE_ch(channel), 1 << 12 | ctrl->rankmap[channel]);
2795 mchbar_clrbits32(TC_RAP_ch(channel), 1 << 29);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002796 }
2797}
2798
Angel Pons7c49cb82020-03-16 23:17:32 +01002799/* Encode the watermark latencies in a suitable format for graphics drivers consumption */
2800static int encode_wm(int ns)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002801{
Angel Pons88521882020-01-05 20:21:20 +01002802 return (ns + 499) / 500;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002803}
2804
Angel Pons7c49cb82020-03-16 23:17:32 +01002805/* FIXME: values in this function should be hardware revision-dependent */
Angel Pons88521882020-01-05 20:21:20 +01002806void final_registers(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002807{
2808 int channel;
2809 int t1_cycles = 0, t1_ns = 0, t2_ns;
2810 int t3_ns;
2811 u32 r32;
2812
Angel Pons7c49cb82020-03-16 23:17:32 +01002813 /* FIXME: This register only exists on Ivy Bridge */
Angel Pons66780a02021-03-26 13:33:22 +01002814 mchbar_write32(WMM_READ_CONFIG, 0x46);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002815
Angel Pons7a612742020-11-12 13:34:03 +01002816 FOR_ALL_CHANNELS {
2817 union tc_othp_reg tc_othp = {
Angel Pons66780a02021-03-26 13:33:22 +01002818 .raw = mchbar_read32(TC_OTHP_ch(channel)),
Angel Pons7a612742020-11-12 13:34:03 +01002819 };
2820 tc_othp.tCPDED = 1;
Angel Pons66780a02021-03-26 13:33:22 +01002821 mchbar_write32(TC_OTHP_ch(channel), tc_othp.raw);
Angel Pons7a612742020-11-12 13:34:03 +01002822 }
Patrick Rudolph652c4912017-10-31 11:36:55 +01002823
Angel Pons09fc4b92020-11-19 12:02:07 +01002824 /* 64 DCLKs until idle, decision per rank */
Angel Pons66780a02021-03-26 13:33:22 +01002825 mchbar_write32(PM_PDWN_CONFIG, get_power_down_mode(ctrl) << 8 | 64);
Patrick Rudolph652c4912017-10-31 11:36:55 +01002826
Felix Heldf9b826a2018-07-30 17:56:52 +02002827 FOR_ALL_CHANNELS
Angel Pons66780a02021-03-26 13:33:22 +01002828 mchbar_write32(PM_TRML_M_CONFIG_ch(channel), 0x00000aaa);
Felix Heldf9b826a2018-07-30 17:56:52 +02002829
Angel Pons66780a02021-03-26 13:33:22 +01002830 mchbar_write32(PM_BW_LIMIT_CONFIG, 0x5f7003ff);
2831 mchbar_write32(PM_DLL_CONFIG, 0x00073000 | ctrl->mdll_wake_delay);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002832
2833 FOR_ALL_CHANNELS {
2834 switch (ctrl->rankmap[channel]) {
Angel Pons7c49cb82020-03-16 23:17:32 +01002835 /* Unpopulated channel */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002836 case 0:
Angel Pons66780a02021-03-26 13:33:22 +01002837 mchbar_write32(PM_CMD_PWR_ch(channel), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002838 break;
Angel Pons7c49cb82020-03-16 23:17:32 +01002839 /* Only single-ranked dimms */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002840 case 1:
2841 case 4:
2842 case 5:
Angel Pons66780a02021-03-26 13:33:22 +01002843 mchbar_write32(PM_CMD_PWR_ch(channel), 0x00373131);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002844 break;
Angel Pons7c49cb82020-03-16 23:17:32 +01002845 /* Dual-ranked dimms present */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002846 default:
Angel Pons66780a02021-03-26 13:33:22 +01002847 mchbar_write32(PM_CMD_PWR_ch(channel), 0x009b6ea1);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002848 break;
2849 }
2850 }
2851
Angel Pons66780a02021-03-26 13:33:22 +01002852 mchbar_write32(MEM_TRML_ESTIMATION_CONFIG, 0xca9171e5);
2853 mchbar_clrsetbits32(MEM_TRML_THRESHOLDS_CONFIG, 0x00ffffff, 0x00e4d5d0);
2854 mchbar_clrbits32(MEM_TRML_INTERRUPT, 0x1f);
Felix Heldf9b826a2018-07-30 17:56:52 +02002855
Angel Pons7a612742020-11-12 13:34:03 +01002856 FOR_ALL_CHANNELS {
2857 union tc_rfp_reg tc_rfp = {
Angel Pons66780a02021-03-26 13:33:22 +01002858 .raw = mchbar_read32(TC_RFP_ch(channel)),
Angel Pons7a612742020-11-12 13:34:03 +01002859 };
2860 tc_rfp.refresh_2x_control = 1;
Angel Pons66780a02021-03-26 13:33:22 +01002861 mchbar_write32(TC_RFP_ch(channel), tc_rfp.raw);
Angel Pons7a612742020-11-12 13:34:03 +01002862 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002863
Angel Pons66780a02021-03-26 13:33:22 +01002864 mchbar_setbits32(MC_INIT_STATE_G, 1 << 0);
2865 mchbar_setbits32(MC_INIT_STATE_G, 1 << 7);
2866 mchbar_write32(BANDTIMERS_SNB, 0xfa);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002867
Angel Pons7c49cb82020-03-16 23:17:32 +01002868 /* Find a populated channel */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002869 FOR_ALL_POPULATED_CHANNELS
2870 break;
2871
Angel Pons66780a02021-03-26 13:33:22 +01002872 t1_cycles = (mchbar_read32(TC_ZQCAL_ch(channel)) >> 8) & 0xff;
2873 r32 = mchbar_read32(PM_DLL_CONFIG);
Angel Pons7c49cb82020-03-16 23:17:32 +01002874 if (r32 & (1 << 17))
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002875 t1_cycles += (r32 & 0xfff);
Angel Pons66780a02021-03-26 13:33:22 +01002876 t1_cycles += mchbar_read32(TC_SRFTP_ch(channel)) & 0xfff;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002877 t1_ns = t1_cycles * ctrl->tCK / 256 + 544;
Angel Pons7c49cb82020-03-16 23:17:32 +01002878 if (!(r32 & (1 << 17)))
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002879 t1_ns += 500;
2880
Angel Pons66780a02021-03-26 13:33:22 +01002881 t2_ns = 10 * ((mchbar_read32(SAPMTIMERS) >> 8) & 0xfff);
2882 if (mchbar_read32(SAPMCTL) & 8) {
2883 t3_ns = 10 * ((mchbar_read32(BANDTIMERS_IVB) >> 8) & 0xfff);
2884 t3_ns += 10 * (mchbar_read32(SAPMTIMERS2_IVB) & 0xff);
Angel Pons891f2bc2020-01-10 01:27:28 +01002885 } else {
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002886 t3_ns = 500;
2887 }
Angel Pons7c49cb82020-03-16 23:17:32 +01002888
2889 /* The graphics driver will use these watermark values */
2890 printk(BIOS_DEBUG, "t123: %d, %d, %d\n", t1_ns, t2_ns, t3_ns);
Angel Pons66780a02021-03-26 13:33:22 +01002891 mchbar_clrsetbits32(SSKPD, 0x3f3f3f3f,
Angel Pons7c49cb82020-03-16 23:17:32 +01002892 ((encode_wm(t1_ns) + encode_wm(t2_ns)) << 16) | (encode_wm(t1_ns) << 8) |
2893 ((encode_wm(t3_ns) + encode_wm(t2_ns) + encode_wm(t1_ns)) << 24) | 0x0c);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002894}
2895
Angel Pons88521882020-01-05 20:21:20 +01002896void restore_timings(ramctr_timing *ctrl)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002897{
Angel Ponsc6742232020-11-15 13:26:21 +01002898 int channel;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002899
Angel Pons7c49cb82020-03-16 23:17:32 +01002900 FOR_ALL_POPULATED_CHANNELS {
Angel Pons7a612742020-11-12 13:34:03 +01002901 const union tc_rap_reg tc_rap = {
2902 .tRRD = ctrl->tRRD,
2903 .tRTP = ctrl->tRTP,
2904 .tCKE = ctrl->tCKE,
2905 .tWTR = ctrl->tWTR,
2906 .tFAW = ctrl->tFAW,
2907 .tWR = ctrl->tWR,
2908 .tCMD = ctrl->cmd_stretch[channel],
2909 };
Angel Pons66780a02021-03-26 13:33:22 +01002910 mchbar_write32(TC_RAP_ch(channel), tc_rap.raw);
Angel Pons7c49cb82020-03-16 23:17:32 +01002911 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002912
2913 udelay(1);
2914
2915 FOR_ALL_POPULATED_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +01002916 wait_for_iosav(channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002917 }
2918
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002919 FOR_ALL_POPULATED_CHANNELS
Angel Pons66780a02021-03-26 13:33:22 +01002920 mchbar_setbits32(TC_RWP_ch(channel), 1 << 27);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002921
2922 FOR_ALL_POPULATED_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +01002923 udelay(1);
Angel Pons66780a02021-03-26 13:33:22 +01002924 mchbar_setbits32(SCHED_CBIT_ch(channel), 1 << 21);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002925 }
2926
2927 printram("CPE\n");
2928
Angel Pons66780a02021-03-26 13:33:22 +01002929 mchbar_write32(GDCRTRAININGMOD, 0);
2930 mchbar_write32(IOSAV_DC_MASK, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002931
2932 printram("CP5b\n");
2933
2934 FOR_ALL_POPULATED_CHANNELS {
2935 program_timings(ctrl, channel);
2936 }
2937
2938 u32 reg, addr;
2939
Angel Pons7c49cb82020-03-16 23:17:32 +01002940 /* Poll for RCOMP */
Angel Pons66780a02021-03-26 13:33:22 +01002941 while (!(mchbar_read32(RCOMP_TIMER) & (1 << 16)))
Angel Pons7c49cb82020-03-16 23:17:32 +01002942 ;
2943
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002944 do {
Angel Pons66780a02021-03-26 13:33:22 +01002945 reg = mchbar_read32(IOSAV_STATUS_ch(0));
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002946 } while ((reg & 0x14) == 0);
2947
Angel Pons7c49cb82020-03-16 23:17:32 +01002948 /* Set state of memory controller */
Angel Pons66780a02021-03-26 13:33:22 +01002949 mchbar_write32(MC_INIT_STATE_G, 0x116);
2950 mchbar_write32(MC_INIT_STATE, 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002951
Angel Pons7c49cb82020-03-16 23:17:32 +01002952 /* Wait 500us */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002953 udelay(500);
2954
2955 FOR_ALL_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +01002956 /* Set valid rank CKE */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002957 reg = 0;
Angel Pons7c49cb82020-03-16 23:17:32 +01002958 reg = (reg & ~0x0f) | ctrl->rankmap[channel];
Angel Pons88521882020-01-05 20:21:20 +01002959 addr = MC_INIT_STATE_ch(channel);
Angel Pons66780a02021-03-26 13:33:22 +01002960 mchbar_write32(addr, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002961
Angel Pons7c49cb82020-03-16 23:17:32 +01002962 /* Wait 10ns for ranks to settle */
2963 // udelay(0.01);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002964
2965 reg = (reg & ~0xf0) | (ctrl->rankmap[channel] << 4);
Angel Pons66780a02021-03-26 13:33:22 +01002966 mchbar_write32(addr, reg);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002967
Angel Pons7c49cb82020-03-16 23:17:32 +01002968 /* Write reset using a NOP */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002969 write_reset(ctrl);
2970 }
2971
Angel Pons7c49cb82020-03-16 23:17:32 +01002972 /* MRS commands */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002973 dram_mrscommands(ctrl);
2974
2975 printram("CP5c\n");
2976
Angel Pons66780a02021-03-26 13:33:22 +01002977 mchbar_write32(GDCRTRAININGMOD_ch(0), 0);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002978
2979 FOR_ALL_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +01002980 mchbar_clrbits32(GDCRCMDDEBUGMUXCFG_Cz_S(channel), 0x3f << 24);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002981 udelay(2);
2982 }
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002983}