blob: ea238354254042611b588bee446c9ab662e41088 [file] [log] [blame]
Stefan Reinauer23190272008-08-20 13:41:24 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 *
Stefan Reinauer23190272008-08-20 13:41:24 +00006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <stdio.h>
21#include <stdlib.h>
Stefan Reinauera7b296d2011-11-14 12:40:34 -080022#include <inttypes.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000023#include "inteltool.h"
24
25/*
26 * Egress Port Root Complex MMIO configuration space
27 */
28int print_epbar(struct pci_dev *nb)
29{
30 int i, size = (4 * 1024);
31 volatile uint8_t *epbar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000032 uint64_t epbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000033
34 printf("\n============= EPBAR =============\n\n");
35
36 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000037 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000038 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000039 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000040 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000041 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000042 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
43 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000044 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +000045 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +000046 case PCI_DEVICE_ID_INTEL_82Q35:
47 case PCI_DEVICE_ID_INTEL_82G33:
48 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +020049 case PCI_DEVICE_ID_INTEL_X44:
50 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +000051 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +000052 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
53 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +000054 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
55 epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
56 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000057 case PCI_DEVICE_ID_INTEL_82810:
58 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +000059 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer04844812010-02-22 11:26:06 +000060 case PCI_DEVICE_ID_INTEL_82830M:
Idwer Vollering312fc962010-12-17 22:34:58 +000061 case PCI_DEVICE_ID_INTEL_82865:
62 printf("This northbridge does not have EPBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +000063 return 1;
64 default:
65 printf("Error: Dumping EPBAR on this northbridge is not (yet) supported.\n");
66 return 1;
67 }
68
Stefan Reinauer1162f252008-12-04 15:18:20 +000069 epbar = map_physical(epbar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +000070
Stefan Reinauer1162f252008-12-04 15:18:20 +000071 if (epbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +000072 perror("Error mapping EPBAR");
73 exit(1);
74 }
75
Stefan Reinauera7b296d2011-11-14 12:40:34 -080076 printf("EPBAR = 0x%08" PRIx64 " (MEM)\n\n", epbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +000077 for (i = 0; i < size; i += 4) {
78 if (*(uint32_t *)(epbar + i))
79 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(epbar+i));
80 }
81
Stefan Reinauer1162f252008-12-04 15:18:20 +000082 unmap_physical((void *)epbar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +000083 return 0;
84}
85
86/*
87 * MCH-ICH Serial Interconnect Ingress Root Complex MMIO configuration space
88 */
89int print_dmibar(struct pci_dev *nb)
90{
91 int i, size = (4 * 1024);
92 volatile uint8_t *dmibar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000093 uint64_t dmibar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000094
95 printf("\n============= DMIBAR ============\n\n");
96
97 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000098 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000099 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +0000100 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000101 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000102 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000103 dmibar_phys = pci_read_long(nb, 0x4c) & 0xfffffffe;
104 break;
Warren Turkal53291952010-09-03 09:32:17 +0000105 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000106 case PCI_DEVICE_ID_INTEL_Q965:
Warren Turkal53291952010-09-03 09:32:17 +0000107 case PCI_DEVICE_ID_INTEL_82Q35:
108 case PCI_DEVICE_ID_INTEL_82G33:
109 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +0200110 case PCI_DEVICE_ID_INTEL_X44:
111 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000112 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000113 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
114 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Warren Turkal53291952010-09-03 09:32:17 +0000115 dmibar_phys = pci_read_long(nb, 0x68) & 0xfffffffe;
116 dmibar_phys |= ((uint64_t)pci_read_long(nb, 0x6c)) << 32;
117 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000118 case PCI_DEVICE_ID_INTEL_82810:
119 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000120 case PCI_DEVICE_ID_INTEL_82810E_MC:
Idwer Vollering312fc962010-12-17 22:34:58 +0000121 case PCI_DEVICE_ID_INTEL_82865:
122 printf("This northbridge does not have DMIBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +0000123 return 1;
Warren Turkal3235eea2010-09-03 09:31:13 +0000124 case PCI_DEVICE_ID_INTEL_X58:
125 dmibar_phys = pci_read_long(nb, 0x50) & 0xfffff000;
126 break;
Stefan Reinauer23190272008-08-20 13:41:24 +0000127 default:
128 printf("Error: Dumping DMIBAR on this northbridge is not (yet) supported.\n");
129 return 1;
130 }
131
Stefan Reinauer1162f252008-12-04 15:18:20 +0000132 dmibar = map_physical(dmibar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000133
Stefan Reinauer1162f252008-12-04 15:18:20 +0000134 if (dmibar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000135 perror("Error mapping DMIBAR");
136 exit(1);
137 }
138
Stefan Reinauera7b296d2011-11-14 12:40:34 -0800139 printf("DMIBAR = 0x%08" PRIx64 " (MEM)\n\n", dmibar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000140 for (i = 0; i < size; i += 4) {
141 if (*(uint32_t *)(dmibar + i))
142 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(dmibar+i));
143 }
144
Stefan Reinauer1162f252008-12-04 15:18:20 +0000145 unmap_physical((void *)dmibar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +0000146 return 0;
147}
148
149/*
150 * PCIe MMIO configuration space
151 */
152int print_pciexbar(struct pci_dev *nb)
153{
Stefan Reinauer1162f252008-12-04 15:18:20 +0000154 uint64_t pciexbar_reg;
155 uint64_t pciexbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +0000156 volatile uint8_t *pciexbar;
157 int max_busses, devbase, i;
158 int bus, dev, fn;
159
160 printf("========= PCIEXBAR ========\n\n");
161
162 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +0000163 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +0000164 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +0000165 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000166 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000167 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000168 pciexbar_reg = pci_read_long(nb, 0x48);
169 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000170 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000171 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +0000172 case PCI_DEVICE_ID_INTEL_82Q35:
173 case PCI_DEVICE_ID_INTEL_82G33:
174 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +0200175 case PCI_DEVICE_ID_INTEL_X44:
176 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000177 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000178 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
179 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000180 pciexbar_reg = pci_read_long(nb, 0x60);
181 pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
182 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000183 case PCI_DEVICE_ID_INTEL_82810:
184 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000185 case PCI_DEVICE_ID_INTEL_82810E_MC:
Idwer Vollering312fc962010-12-17 22:34:58 +0000186 case PCI_DEVICE_ID_INTEL_82865:
187 printf("Error: This northbridge does not have PCIEXBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +0000188 return 1;
189 default:
190 printf("Error: Dumping PCIEXBAR on this northbridge is not (yet) supported.\n");
191 return 1;
192 }
193
194 if (!(pciexbar_reg & (1 << 0))) {
195 printf("PCIEXBAR register is disabled.\n");
196 return 0;
197 }
198
199 switch ((pciexbar_reg >> 1) & 3) {
200 case 0: // 256MB
Stefan Reinauer1162f252008-12-04 15:18:20 +0000201 pciexbar_phys = pciexbar_reg & (0xff << 28);
Stefan Reinauer23190272008-08-20 13:41:24 +0000202 max_busses = 256;
203 break;
204 case 1: // 128M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000205 pciexbar_phys = pciexbar_reg & (0x1ff << 27);
Stefan Reinauer23190272008-08-20 13:41:24 +0000206 max_busses = 128;
207 break;
208 case 2: // 64M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000209 pciexbar_phys = pciexbar_reg & (0x3ff << 26);
Stefan Reinauer23190272008-08-20 13:41:24 +0000210 max_busses = 64;
211 break;
212 default: // RSVD
213 printf("Undefined address base. Bailing out.\n");
214 return 1;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000215 }
Stefan Reinauer23190272008-08-20 13:41:24 +0000216
Stefan Reinauera7b296d2011-11-14 12:40:34 -0800217 printf("PCIEXBAR: 0x%08" PRIx64 "\n", pciexbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000218
Stefan Reinauer1162f252008-12-04 15:18:20 +0000219 pciexbar = map_physical(pciexbar_phys, (max_busses * 1024 * 1024));
Stefan Reinauer14e22772010-04-27 06:56:47 +0000220
Stefan Reinauer1162f252008-12-04 15:18:20 +0000221 if (pciexbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000222 perror("Error mapping PCIEXBAR");
223 exit(1);
224 }
Stefan Reinauer14e22772010-04-27 06:56:47 +0000225
Stefan Reinauer23190272008-08-20 13:41:24 +0000226 for (bus = 0; bus < max_busses; bus++) {
227 for (dev = 0; dev < 32; dev++) {
228 for (fn = 0; fn < 8; fn++) {
229 devbase = (bus * 1024 * 1024) + (dev * 32 * 1024) + (fn * 4 * 1024);
230
231 if (*(uint16_t *)(pciexbar + devbase) == 0xffff)
232 continue;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000233
Stefan Reinauer23190272008-08-20 13:41:24 +0000234 /* This is a heuristics. Anyone got a better check? */
235 if( (*(uint32_t *)(pciexbar + devbase + 256) == 0xffffffff) &&
236 (*(uint32_t *)(pciexbar + devbase + 512) == 0xffffffff) ) {
237#if DEBUG
238 printf("Skipped non-PCIe device %02x:%02x.%01x\n", bus, dev, fn);
239#endif
240 continue;
241 }
242
243 printf("\nPCIe %02x:%02x.%01x extended config space:", bus, dev, fn);
244 for (i = 0; i < 4096; i++) {
245 if((i % 0x10) == 0)
246 printf("\n%04x:", i);
247 printf(" %02x", *(pciexbar+devbase+i));
248 }
249 printf("\n");
250 }
251 }
252 }
253
Stefan Reinauer1162f252008-12-04 15:18:20 +0000254 unmap_physical((void *)pciexbar, (max_busses * 1024 * 1024));
Stefan Reinauer23190272008-08-20 13:41:24 +0000255
256 return 0;
257}