blob: 10b79e48660d7e430858ceb106847b85bf17727a [file] [log] [blame]
Stefan Reinauer23190272008-08-20 13:41:24 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 *
Stefan Reinauer23190272008-08-20 13:41:24 +00006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <stdio.h>
21#include <stdlib.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000022#include "inteltool.h"
23
24/*
25 * Egress Port Root Complex MMIO configuration space
26 */
27int print_epbar(struct pci_dev *nb)
28{
29 int i, size = (4 * 1024);
30 volatile uint8_t *epbar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000031 uint64_t epbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000032
33 printf("\n============= EPBAR =============\n\n");
34
35 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000036 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000037 case PCI_DEVICE_ID_INTEL_82945GM:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000038 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000039 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000040 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
41 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000042 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +000043 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +000044 case PCI_DEVICE_ID_INTEL_82Q35:
45 case PCI_DEVICE_ID_INTEL_82G33:
46 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +000047 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +000048 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
49 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +000050 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
51 epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
52 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000053 case PCI_DEVICE_ID_INTEL_82810:
54 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +000055 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer04844812010-02-22 11:26:06 +000056 case PCI_DEVICE_ID_INTEL_82830M:
Stefan Reinauer23190272008-08-20 13:41:24 +000057 printf("This northbrigde does not have EPBAR.\n");
58 return 1;
59 default:
60 printf("Error: Dumping EPBAR on this northbridge is not (yet) supported.\n");
61 return 1;
62 }
63
Stefan Reinauer1162f252008-12-04 15:18:20 +000064 epbar = map_physical(epbar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +000065
Stefan Reinauer1162f252008-12-04 15:18:20 +000066 if (epbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +000067 perror("Error mapping EPBAR");
68 exit(1);
69 }
70
Stefan Reinauer1162f252008-12-04 15:18:20 +000071 printf("EPBAR = 0x%08llx (MEM)\n\n", epbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +000072 for (i = 0; i < size; i += 4) {
73 if (*(uint32_t *)(epbar + i))
74 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(epbar+i));
75 }
76
Stefan Reinauer1162f252008-12-04 15:18:20 +000077 unmap_physical((void *)epbar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +000078 return 0;
79}
80
81/*
82 * MCH-ICH Serial Interconnect Ingress Root Complex MMIO configuration space
83 */
84int print_dmibar(struct pci_dev *nb)
85{
86 int i, size = (4 * 1024);
87 volatile uint8_t *dmibar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000088 uint64_t dmibar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000089
90 printf("\n============= DMIBAR ============\n\n");
91
92 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000093 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000094 case PCI_DEVICE_ID_INTEL_82945GM:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000095 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000096 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000097 dmibar_phys = pci_read_long(nb, 0x4c) & 0xfffffffe;
98 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000099 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000100 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +0000101 case PCI_DEVICE_ID_INTEL_82Q35:
102 case PCI_DEVICE_ID_INTEL_82G33:
103 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000104 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000105 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
106 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000107 dmibar_phys = pci_read_long(nb, 0x68) & 0xfffffffe;
108 dmibar_phys |= ((uint64_t)pci_read_long(nb, 0x6c)) << 32;
109 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000110 case PCI_DEVICE_ID_INTEL_82810:
111 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000112 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer23190272008-08-20 13:41:24 +0000113 printf("This northbrigde does not have DMIBAR.\n");
114 return 1;
115 default:
116 printf("Error: Dumping DMIBAR on this northbridge is not (yet) supported.\n");
117 return 1;
118 }
119
Stefan Reinauer1162f252008-12-04 15:18:20 +0000120 dmibar = map_physical(dmibar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000121
Stefan Reinauer1162f252008-12-04 15:18:20 +0000122 if (dmibar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000123 perror("Error mapping DMIBAR");
124 exit(1);
125 }
126
Stefan Reinauer1162f252008-12-04 15:18:20 +0000127 printf("DMIBAR = 0x%08llx (MEM)\n\n", dmibar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000128 for (i = 0; i < size; i += 4) {
129 if (*(uint32_t *)(dmibar + i))
130 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(dmibar+i));
131 }
132
Stefan Reinauer1162f252008-12-04 15:18:20 +0000133 unmap_physical((void *)dmibar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +0000134 return 0;
135}
136
137/*
138 * PCIe MMIO configuration space
139 */
140int print_pciexbar(struct pci_dev *nb)
141{
Stefan Reinauer1162f252008-12-04 15:18:20 +0000142 uint64_t pciexbar_reg;
143 uint64_t pciexbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +0000144 volatile uint8_t *pciexbar;
145 int max_busses, devbase, i;
146 int bus, dev, fn;
147
148 printf("========= PCIEXBAR ========\n\n");
149
150 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +0000151 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +0000152 case PCI_DEVICE_ID_INTEL_82945GM:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000153 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000154 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000155 pciexbar_reg = pci_read_long(nb, 0x48);
156 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000157 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000158 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +0000159 case PCI_DEVICE_ID_INTEL_82Q35:
160 case PCI_DEVICE_ID_INTEL_82G33:
161 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000162 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000163 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
164 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000165 pciexbar_reg = pci_read_long(nb, 0x60);
166 pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
167 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000168 case PCI_DEVICE_ID_INTEL_82810:
169 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000170 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer23190272008-08-20 13:41:24 +0000171 printf("Error: This northbrigde does not have PCIEXBAR.\n");
172 return 1;
173 default:
174 printf("Error: Dumping PCIEXBAR on this northbridge is not (yet) supported.\n");
175 return 1;
176 }
177
178 if (!(pciexbar_reg & (1 << 0))) {
179 printf("PCIEXBAR register is disabled.\n");
180 return 0;
181 }
182
183 switch ((pciexbar_reg >> 1) & 3) {
184 case 0: // 256MB
Stefan Reinauer1162f252008-12-04 15:18:20 +0000185 pciexbar_phys = pciexbar_reg & (0xff << 28);
Stefan Reinauer23190272008-08-20 13:41:24 +0000186 max_busses = 256;
187 break;
188 case 1: // 128M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000189 pciexbar_phys = pciexbar_reg & (0x1ff << 27);
Stefan Reinauer23190272008-08-20 13:41:24 +0000190 max_busses = 128;
191 break;
192 case 2: // 64M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000193 pciexbar_phys = pciexbar_reg & (0x3ff << 26);
Stefan Reinauer23190272008-08-20 13:41:24 +0000194 max_busses = 64;
195 break;
196 default: // RSVD
197 printf("Undefined address base. Bailing out.\n");
198 return 1;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000199 }
Stefan Reinauer23190272008-08-20 13:41:24 +0000200
Stefan Reinauer1162f252008-12-04 15:18:20 +0000201 printf("PCIEXBAR: 0x%08llx\n", pciexbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000202
Stefan Reinauer1162f252008-12-04 15:18:20 +0000203 pciexbar = map_physical(pciexbar_phys, (max_busses * 1024 * 1024));
Stefan Reinauer14e22772010-04-27 06:56:47 +0000204
Stefan Reinauer1162f252008-12-04 15:18:20 +0000205 if (pciexbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000206 perror("Error mapping PCIEXBAR");
207 exit(1);
208 }
Stefan Reinauer14e22772010-04-27 06:56:47 +0000209
Stefan Reinauer23190272008-08-20 13:41:24 +0000210 for (bus = 0; bus < max_busses; bus++) {
211 for (dev = 0; dev < 32; dev++) {
212 for (fn = 0; fn < 8; fn++) {
213 devbase = (bus * 1024 * 1024) + (dev * 32 * 1024) + (fn * 4 * 1024);
214
215 if (*(uint16_t *)(pciexbar + devbase) == 0xffff)
216 continue;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000217
Stefan Reinauer23190272008-08-20 13:41:24 +0000218 /* This is a heuristics. Anyone got a better check? */
219 if( (*(uint32_t *)(pciexbar + devbase + 256) == 0xffffffff) &&
220 (*(uint32_t *)(pciexbar + devbase + 512) == 0xffffffff) ) {
221#if DEBUG
222 printf("Skipped non-PCIe device %02x:%02x.%01x\n", bus, dev, fn);
223#endif
224 continue;
225 }
226
227 printf("\nPCIe %02x:%02x.%01x extended config space:", bus, dev, fn);
228 for (i = 0; i < 4096; i++) {
229 if((i % 0x10) == 0)
230 printf("\n%04x:", i);
231 printf(" %02x", *(pciexbar+devbase+i));
232 }
233 printf("\n");
234 }
235 }
236 }
237
Stefan Reinauer1162f252008-12-04 15:18:20 +0000238 unmap_physical((void *)pciexbar, (max_busses * 1024 * 1024));
Stefan Reinauer23190272008-08-20 13:41:24 +0000239
240 return 0;
241}
242
243