blob: 4913150943548f487a2701974d23a6101cd59bc2 [file] [log] [blame]
Stefan Reinauer23190272008-08-20 13:41:24 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 *
Stefan Reinauer23190272008-08-20 13:41:24 +00006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <stdio.h>
21#include <stdlib.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000022#include "inteltool.h"
23
24/*
25 * Egress Port Root Complex MMIO configuration space
26 */
27int print_epbar(struct pci_dev *nb)
28{
29 int i, size = (4 * 1024);
30 volatile uint8_t *epbar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000031 uint64_t epbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000032
33 printf("\n============= EPBAR =============\n\n");
34
35 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000036 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000037 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000038 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000039 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000040 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000041 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
42 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000043 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +000044 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +000045 case PCI_DEVICE_ID_INTEL_82Q35:
46 case PCI_DEVICE_ID_INTEL_82G33:
47 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +020048 case PCI_DEVICE_ID_INTEL_X44:
49 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +000050 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +000051 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
52 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +000053 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
54 epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
55 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000056 case PCI_DEVICE_ID_INTEL_82810:
57 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +000058 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer04844812010-02-22 11:26:06 +000059 case PCI_DEVICE_ID_INTEL_82830M:
Idwer Vollering312fc962010-12-17 22:34:58 +000060 case PCI_DEVICE_ID_INTEL_82865:
61 printf("This northbridge does not have EPBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +000062 return 1;
63 default:
64 printf("Error: Dumping EPBAR on this northbridge is not (yet) supported.\n");
65 return 1;
66 }
67
Stefan Reinauer1162f252008-12-04 15:18:20 +000068 epbar = map_physical(epbar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +000069
Stefan Reinauer1162f252008-12-04 15:18:20 +000070 if (epbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +000071 perror("Error mapping EPBAR");
72 exit(1);
73 }
74
Stefan Reinauer1162f252008-12-04 15:18:20 +000075 printf("EPBAR = 0x%08llx (MEM)\n\n", epbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +000076 for (i = 0; i < size; i += 4) {
77 if (*(uint32_t *)(epbar + i))
78 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(epbar+i));
79 }
80
Stefan Reinauer1162f252008-12-04 15:18:20 +000081 unmap_physical((void *)epbar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +000082 return 0;
83}
84
85/*
86 * MCH-ICH Serial Interconnect Ingress Root Complex MMIO configuration space
87 */
88int print_dmibar(struct pci_dev *nb)
89{
90 int i, size = (4 * 1024);
91 volatile uint8_t *dmibar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000092 uint64_t dmibar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000093
94 printf("\n============= DMIBAR ============\n\n");
95
96 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000097 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000098 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000099 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000100 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000101 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000102 dmibar_phys = pci_read_long(nb, 0x4c) & 0xfffffffe;
103 break;
Warren Turkal53291952010-09-03 09:32:17 +0000104 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000105 case PCI_DEVICE_ID_INTEL_Q965:
Warren Turkal53291952010-09-03 09:32:17 +0000106 case PCI_DEVICE_ID_INTEL_82Q35:
107 case PCI_DEVICE_ID_INTEL_82G33:
108 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +0200109 case PCI_DEVICE_ID_INTEL_X44:
110 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000111 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000112 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
113 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Warren Turkal53291952010-09-03 09:32:17 +0000114 dmibar_phys = pci_read_long(nb, 0x68) & 0xfffffffe;
115 dmibar_phys |= ((uint64_t)pci_read_long(nb, 0x6c)) << 32;
116 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000117 case PCI_DEVICE_ID_INTEL_82810:
118 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000119 case PCI_DEVICE_ID_INTEL_82810E_MC:
Idwer Vollering312fc962010-12-17 22:34:58 +0000120 case PCI_DEVICE_ID_INTEL_82865:
121 printf("This northbridge does not have DMIBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +0000122 return 1;
Warren Turkal3235eea2010-09-03 09:31:13 +0000123 case PCI_DEVICE_ID_INTEL_X58:
124 dmibar_phys = pci_read_long(nb, 0x50) & 0xfffff000;
125 break;
Stefan Reinauer23190272008-08-20 13:41:24 +0000126 default:
127 printf("Error: Dumping DMIBAR on this northbridge is not (yet) supported.\n");
128 return 1;
129 }
130
Stefan Reinauer1162f252008-12-04 15:18:20 +0000131 dmibar = map_physical(dmibar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000132
Stefan Reinauer1162f252008-12-04 15:18:20 +0000133 if (dmibar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000134 perror("Error mapping DMIBAR");
135 exit(1);
136 }
137
Stefan Reinauer1162f252008-12-04 15:18:20 +0000138 printf("DMIBAR = 0x%08llx (MEM)\n\n", dmibar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000139 for (i = 0; i < size; i += 4) {
140 if (*(uint32_t *)(dmibar + i))
141 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(dmibar+i));
142 }
143
Stefan Reinauer1162f252008-12-04 15:18:20 +0000144 unmap_physical((void *)dmibar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +0000145 return 0;
146}
147
148/*
149 * PCIe MMIO configuration space
150 */
151int print_pciexbar(struct pci_dev *nb)
152{
Stefan Reinauer1162f252008-12-04 15:18:20 +0000153 uint64_t pciexbar_reg;
154 uint64_t pciexbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +0000155 volatile uint8_t *pciexbar;
156 int max_busses, devbase, i;
157 int bus, dev, fn;
158
159 printf("========= PCIEXBAR ========\n\n");
160
161 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +0000162 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +0000163 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +0000164 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000165 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000166 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000167 pciexbar_reg = pci_read_long(nb, 0x48);
168 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000169 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000170 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +0000171 case PCI_DEVICE_ID_INTEL_82Q35:
172 case PCI_DEVICE_ID_INTEL_82G33:
173 case PCI_DEVICE_ID_INTEL_82Q33:
Ruud Schrampbb41f502011-04-04 07:53:19 +0200174 case PCI_DEVICE_ID_INTEL_X44:
175 case PCI_DEVICE_ID_INTEL_32X0:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000176 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000177 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
178 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000179 pciexbar_reg = pci_read_long(nb, 0x60);
180 pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
181 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000182 case PCI_DEVICE_ID_INTEL_82810:
183 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000184 case PCI_DEVICE_ID_INTEL_82810E_MC:
Idwer Vollering312fc962010-12-17 22:34:58 +0000185 case PCI_DEVICE_ID_INTEL_82865:
186 printf("Error: This northbridge does not have PCIEXBAR.\n");
Stefan Reinauer23190272008-08-20 13:41:24 +0000187 return 1;
188 default:
189 printf("Error: Dumping PCIEXBAR on this northbridge is not (yet) supported.\n");
190 return 1;
191 }
192
193 if (!(pciexbar_reg & (1 << 0))) {
194 printf("PCIEXBAR register is disabled.\n");
195 return 0;
196 }
197
198 switch ((pciexbar_reg >> 1) & 3) {
199 case 0: // 256MB
Stefan Reinauer1162f252008-12-04 15:18:20 +0000200 pciexbar_phys = pciexbar_reg & (0xff << 28);
Stefan Reinauer23190272008-08-20 13:41:24 +0000201 max_busses = 256;
202 break;
203 case 1: // 128M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000204 pciexbar_phys = pciexbar_reg & (0x1ff << 27);
Stefan Reinauer23190272008-08-20 13:41:24 +0000205 max_busses = 128;
206 break;
207 case 2: // 64M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000208 pciexbar_phys = pciexbar_reg & (0x3ff << 26);
Stefan Reinauer23190272008-08-20 13:41:24 +0000209 max_busses = 64;
210 break;
211 default: // RSVD
212 printf("Undefined address base. Bailing out.\n");
213 return 1;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000214 }
Stefan Reinauer23190272008-08-20 13:41:24 +0000215
Stefan Reinauer1162f252008-12-04 15:18:20 +0000216 printf("PCIEXBAR: 0x%08llx\n", pciexbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000217
Stefan Reinauer1162f252008-12-04 15:18:20 +0000218 pciexbar = map_physical(pciexbar_phys, (max_busses * 1024 * 1024));
Stefan Reinauer14e22772010-04-27 06:56:47 +0000219
Stefan Reinauer1162f252008-12-04 15:18:20 +0000220 if (pciexbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000221 perror("Error mapping PCIEXBAR");
222 exit(1);
223 }
Stefan Reinauer14e22772010-04-27 06:56:47 +0000224
Stefan Reinauer23190272008-08-20 13:41:24 +0000225 for (bus = 0; bus < max_busses; bus++) {
226 for (dev = 0; dev < 32; dev++) {
227 for (fn = 0; fn < 8; fn++) {
228 devbase = (bus * 1024 * 1024) + (dev * 32 * 1024) + (fn * 4 * 1024);
229
230 if (*(uint16_t *)(pciexbar + devbase) == 0xffff)
231 continue;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000232
Stefan Reinauer23190272008-08-20 13:41:24 +0000233 /* This is a heuristics. Anyone got a better check? */
234 if( (*(uint32_t *)(pciexbar + devbase + 256) == 0xffffffff) &&
235 (*(uint32_t *)(pciexbar + devbase + 512) == 0xffffffff) ) {
236#if DEBUG
237 printf("Skipped non-PCIe device %02x:%02x.%01x\n", bus, dev, fn);
238#endif
239 continue;
240 }
241
242 printf("\nPCIe %02x:%02x.%01x extended config space:", bus, dev, fn);
243 for (i = 0; i < 4096; i++) {
244 if((i % 0x10) == 0)
245 printf("\n%04x:", i);
246 printf(" %02x", *(pciexbar+devbase+i));
247 }
248 printf("\n");
249 }
250 }
251 }
252
Stefan Reinauer1162f252008-12-04 15:18:20 +0000253 unmap_physical((void *)pciexbar, (max_busses * 1024 * 1024));
Stefan Reinauer23190272008-08-20 13:41:24 +0000254
255 return 0;
256}