blob: 2c0f6a43eaa1b4593a2158250cce559ed3afc7a4 [file] [log] [blame]
Stefan Reinauer23190272008-08-20 13:41:24 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 *
Stefan Reinauer23190272008-08-20 13:41:24 +00006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <stdio.h>
21#include <stdlib.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000022#include "inteltool.h"
23
24/*
25 * Egress Port Root Complex MMIO configuration space
26 */
27int print_epbar(struct pci_dev *nb)
28{
29 int i, size = (4 * 1024);
30 volatile uint8_t *epbar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000031 uint64_t epbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000032
33 printf("\n============= EPBAR =============\n\n");
34
35 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000036 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000037 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000038 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000039 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000040 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000041 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
42 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000043 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +000044 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +000045 case PCI_DEVICE_ID_INTEL_82Q35:
46 case PCI_DEVICE_ID_INTEL_82G33:
47 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +000048 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +000049 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
50 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +000051 epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
52 epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
53 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000054 case PCI_DEVICE_ID_INTEL_82810:
55 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +000056 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer04844812010-02-22 11:26:06 +000057 case PCI_DEVICE_ID_INTEL_82830M:
Stefan Reinauer23190272008-08-20 13:41:24 +000058 printf("This northbrigde does not have EPBAR.\n");
59 return 1;
60 default:
61 printf("Error: Dumping EPBAR on this northbridge is not (yet) supported.\n");
62 return 1;
63 }
64
Stefan Reinauer1162f252008-12-04 15:18:20 +000065 epbar = map_physical(epbar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +000066
Stefan Reinauer1162f252008-12-04 15:18:20 +000067 if (epbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +000068 perror("Error mapping EPBAR");
69 exit(1);
70 }
71
Stefan Reinauer1162f252008-12-04 15:18:20 +000072 printf("EPBAR = 0x%08llx (MEM)\n\n", epbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +000073 for (i = 0; i < size; i += 4) {
74 if (*(uint32_t *)(epbar + i))
75 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(epbar+i));
76 }
77
Stefan Reinauer1162f252008-12-04 15:18:20 +000078 unmap_physical((void *)epbar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +000079 return 0;
80}
81
82/*
83 * MCH-ICH Serial Interconnect Ingress Root Complex MMIO configuration space
84 */
85int print_dmibar(struct pci_dev *nb)
86{
87 int i, size = (4 * 1024);
88 volatile uint8_t *dmibar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000089 uint64_t dmibar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000090
91 printf("\n============= DMIBAR ============\n\n");
92
93 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000094 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000095 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000096 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000097 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000098 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000099 dmibar_phys = pci_read_long(nb, 0x4c) & 0xfffffffe;
100 break;
Warren Turkal53291952010-09-03 09:32:17 +0000101 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000102 case PCI_DEVICE_ID_INTEL_Q965:
Warren Turkal53291952010-09-03 09:32:17 +0000103 case PCI_DEVICE_ID_INTEL_82Q35:
104 case PCI_DEVICE_ID_INTEL_82G33:
105 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000106 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000107 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
108 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Warren Turkal53291952010-09-03 09:32:17 +0000109 dmibar_phys = pci_read_long(nb, 0x68) & 0xfffffffe;
110 dmibar_phys |= ((uint64_t)pci_read_long(nb, 0x6c)) << 32;
111 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000112 case PCI_DEVICE_ID_INTEL_82810:
113 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000114 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer23190272008-08-20 13:41:24 +0000115 printf("This northbrigde does not have DMIBAR.\n");
116 return 1;
Warren Turkal3235eea2010-09-03 09:31:13 +0000117 case PCI_DEVICE_ID_INTEL_X58:
118 dmibar_phys = pci_read_long(nb, 0x50) & 0xfffff000;
119 break;
Stefan Reinauer23190272008-08-20 13:41:24 +0000120 default:
121 printf("Error: Dumping DMIBAR on this northbridge is not (yet) supported.\n");
122 return 1;
123 }
124
Stefan Reinauer1162f252008-12-04 15:18:20 +0000125 dmibar = map_physical(dmibar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000126
Stefan Reinauer1162f252008-12-04 15:18:20 +0000127 if (dmibar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000128 perror("Error mapping DMIBAR");
129 exit(1);
130 }
131
Stefan Reinauer1162f252008-12-04 15:18:20 +0000132 printf("DMIBAR = 0x%08llx (MEM)\n\n", dmibar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000133 for (i = 0; i < size; i += 4) {
134 if (*(uint32_t *)(dmibar + i))
135 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(dmibar+i));
136 }
137
Stefan Reinauer1162f252008-12-04 15:18:20 +0000138 unmap_physical((void *)dmibar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +0000139 return 0;
140}
141
142/*
143 * PCIe MMIO configuration space
144 */
145int print_pciexbar(struct pci_dev *nb)
146{
Stefan Reinauer1162f252008-12-04 15:18:20 +0000147 uint64_t pciexbar_reg;
148 uint64_t pciexbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +0000149 volatile uint8_t *pciexbar;
150 int max_busses, devbase, i;
151 int bus, dev, fn;
152
153 printf("========= PCIEXBAR ========\n\n");
154
155 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +0000156 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +0000157 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +0000158 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +0000159 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000160 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +0000161 pciexbar_reg = pci_read_long(nb, 0x48);
162 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000163 case PCI_DEVICE_ID_INTEL_PM965:
Corey Osgood23d98c72010-07-29 19:25:31 +0000164 case PCI_DEVICE_ID_INTEL_Q965:
Loïc Grenié8429de72009-11-02 15:01:49 +0000165 case PCI_DEVICE_ID_INTEL_82Q35:
166 case PCI_DEVICE_ID_INTEL_82G33:
167 case PCI_DEVICE_ID_INTEL_82Q33:
Anton Kochkovda0b4562010-05-30 12:33:12 +0000168 case PCI_DEVICE_ID_INTEL_GS45:
Corey Osgood23d98c72010-07-29 19:25:31 +0000169 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
170 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
Stefan Reinauer1162f252008-12-04 15:18:20 +0000171 pciexbar_reg = pci_read_long(nb, 0x60);
172 pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
173 break;
Stefan Reinauerb2aedb12009-08-29 15:45:43 +0000174 case PCI_DEVICE_ID_INTEL_82810:
175 case PCI_DEVICE_ID_INTEL_82810DC:
Joseph Smithe10757e2010-06-16 22:21:19 +0000176 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauer23190272008-08-20 13:41:24 +0000177 printf("Error: This northbrigde does not have PCIEXBAR.\n");
178 return 1;
179 default:
180 printf("Error: Dumping PCIEXBAR on this northbridge is not (yet) supported.\n");
181 return 1;
182 }
183
184 if (!(pciexbar_reg & (1 << 0))) {
185 printf("PCIEXBAR register is disabled.\n");
186 return 0;
187 }
188
189 switch ((pciexbar_reg >> 1) & 3) {
190 case 0: // 256MB
Stefan Reinauer1162f252008-12-04 15:18:20 +0000191 pciexbar_phys = pciexbar_reg & (0xff << 28);
Stefan Reinauer23190272008-08-20 13:41:24 +0000192 max_busses = 256;
193 break;
194 case 1: // 128M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000195 pciexbar_phys = pciexbar_reg & (0x1ff << 27);
Stefan Reinauer23190272008-08-20 13:41:24 +0000196 max_busses = 128;
197 break;
198 case 2: // 64M
Stefan Reinauer1162f252008-12-04 15:18:20 +0000199 pciexbar_phys = pciexbar_reg & (0x3ff << 26);
Stefan Reinauer23190272008-08-20 13:41:24 +0000200 max_busses = 64;
201 break;
202 default: // RSVD
203 printf("Undefined address base. Bailing out.\n");
204 return 1;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000205 }
Stefan Reinauer23190272008-08-20 13:41:24 +0000206
Stefan Reinauer1162f252008-12-04 15:18:20 +0000207 printf("PCIEXBAR: 0x%08llx\n", pciexbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000208
Stefan Reinauer1162f252008-12-04 15:18:20 +0000209 pciexbar = map_physical(pciexbar_phys, (max_busses * 1024 * 1024));
Stefan Reinauer14e22772010-04-27 06:56:47 +0000210
Stefan Reinauer1162f252008-12-04 15:18:20 +0000211 if (pciexbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +0000212 perror("Error mapping PCIEXBAR");
213 exit(1);
214 }
Stefan Reinauer14e22772010-04-27 06:56:47 +0000215
Stefan Reinauer23190272008-08-20 13:41:24 +0000216 for (bus = 0; bus < max_busses; bus++) {
217 for (dev = 0; dev < 32; dev++) {
218 for (fn = 0; fn < 8; fn++) {
219 devbase = (bus * 1024 * 1024) + (dev * 32 * 1024) + (fn * 4 * 1024);
220
221 if (*(uint16_t *)(pciexbar + devbase) == 0xffff)
222 continue;
Stefan Reinauer14e22772010-04-27 06:56:47 +0000223
Stefan Reinauer23190272008-08-20 13:41:24 +0000224 /* This is a heuristics. Anyone got a better check? */
225 if( (*(uint32_t *)(pciexbar + devbase + 256) == 0xffffffff) &&
226 (*(uint32_t *)(pciexbar + devbase + 512) == 0xffffffff) ) {
227#if DEBUG
228 printf("Skipped non-PCIe device %02x:%02x.%01x\n", bus, dev, fn);
229#endif
230 continue;
231 }
232
233 printf("\nPCIe %02x:%02x.%01x extended config space:", bus, dev, fn);
234 for (i = 0; i < 4096; i++) {
235 if((i % 0x10) == 0)
236 printf("\n%04x:", i);
237 printf(" %02x", *(pciexbar+devbase+i));
238 }
239 printf("\n");
240 }
241 }
242 }
243
Stefan Reinauer1162f252008-12-04 15:18:20 +0000244 unmap_physical((void *)pciexbar, (max_busses * 1024 * 1024));
Stefan Reinauer23190272008-08-20 13:41:24 +0000245
246 return 0;
247}
248
249