blob: 95ac19e6624f84495da6d8d188850721cf5de957 [file] [log] [blame]
Wang Qing Pei0ede4c02010-08-17 15:19:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 * Copyright (C) 2010 Advanced Micro Devices, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000015 */
16
17//#define SYSTEM_TYPE 0 /* SERVER */
18#define SYSTEM_TYPE 1 /* DESKTOP */
19//#define SYSTEM_TYPE 2 /* MOBILE */
20
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000021#include <stdint.h>
22#include <string.h>
23#include <device/pci_def.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000024#include <arch/io.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020025#include <arch/cpu.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000026#include <cpu/x86/lapic.h>
27#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050028#include <timestamp.h>
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000029#include <cpu/amd/model_10xxx_rev.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050030#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110031#include <cpu/x86/bist.h>
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100032#include <superio/fintek/common/fintek.h>
Edward O'Callaghanade70a02014-03-31 15:08:35 +110033#include <superio/fintek/f71863fg/f71863fg.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020034#include <cpu/amd/msr.h>
Uwe Hermann57b2ff82010-11-21 17:29:59 +000035#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110036#include <cpu/amd/car.h>
Nico Huber718c6fa2018-10-11 22:54:25 +020037#include <southbridge/amd/common/reset.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <southbridge/amd/sb700/sb700.h>
39#include <southbridge/amd/sb700/smbus.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110040#include <spd.h>
41#include <northbridge/amd/amdfam10/raminit.h>
42#include <northbridge/amd/amdht/ht_wrapper.h>
43#include <cpu/amd/family_10h-family_15h/init_cpus.h>
44#include <arch/early_variables.h>
45#include <cbmem.h>
Arthur Heymans6d1fdb32017-06-21 14:44:13 +020046#include <southbridge/amd/rs780/rs780.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110047
Damien Zammit75a3d1f2016-11-28 00:29:10 +110048#include "cpu/amd/quadcore/quadcore.c"
Uwe Hermann57b2ff82010-11-21 17:29:59 +000049
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000050#if CONFIG_TTYS0_BASE == 0x2f8
51#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP2)
52#else
53#define SERIAL_DEV PNP_DEV(0x2e, F71863FG_SP1)
54#endif
55
Damien Zammit75a3d1f2016-11-28 00:29:10 +110056void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020057int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110058extern struct sys_info sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000059
Damien Zammit75a3d1f2016-11-28 00:29:10 +110060void activate_spd_rom(const struct mem_controller *ctrl) { }
61
62int spd_read_byte(u32 device, u32 address)
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000063{
efdesign9800c8c4a2011-07-20 12:37:58 -060064 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000065}
66
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000067void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
68{
Patrick Georgibbc880e2012-11-20 18:20:56 +010069 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000070 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000071 u32 bsp_apicid = 0, val;
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000072 msr_t msr;
73
Timothy Pearson91e9f672015-03-19 16:44:46 -050074 timestamp_init(timestamp_get());
75 timestamp_add_now(TS_START_ROMSTAGE);
76
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000077 if (!cpu_init_detectedx && boot_cpu()) {
78 /* Nothing special needs to be done to find bus 0 */
79 /* Allow the HT devices to be found */
80 /* mov bsp to bus 0xff when > 8 nodes */
81 set_bsp_node_CHtExtNodeCfgEn();
82 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000083 sb7xx_51xx_pci_port80();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000084 }
85
86 post_code(0x30);
87
88 if (bist == 0) {
89 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
90 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
91 }
92
93 post_code(0x32);
94
95 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000096 sb7xx_51xx_lpc_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +000097
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100098 fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +000099
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000100 console_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000101
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000102 /* Halt if there was a built in self test failure */
103 report_bist_failure(bist);
104
105 // Load MPB
106 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200107 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000108 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200109 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
110 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000111
112 /* Setup sysinfo defaults */
113 set_sysinfo_in_ram(0);
114
115 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200116
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000117 post_code(0x33);
118
Timothy Pearson730a0432015-10-16 13:51:51 -0500119 cpuSetAMDMSR(0);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000120 post_code(0x34);
121
122 amd_ht_init(sysinfo);
123 post_code(0x35);
124
125 /* Setup nodes PCI space and start core 0 AP init. */
126 finalize_node_setup(sysinfo);
127
128 /* Setup any mainboard PCI settings etc. */
129 setup_mb_resource_map();
130 post_code(0x36);
131
132 /* wait for all the APs core0 started by finalize_node_setup. */
133 /* FIXME: A bunch of cores are going to start output to serial at once.
134 It would be nice to fixup prink spinlocks for ROM XIP mode.
135 I think it could be done by putting the spinlock flag in the cache
136 of the BSP located right after sysinfo.
137 */
138 wait_all_core0_started();
139
Martin Roth356b5192017-06-24 21:53:37 -0600140 #if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000141 /* Core0 on each node is configured. Now setup any additional cores. */
142 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500143 start_other_cores(bsp_apicid);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000144 post_code(0x37);
145 wait_all_other_cores_started(bsp_apicid);
146 #endif
147
148 post_code(0x38);
149
150 /* run _early_setup before soft-reset. */
151 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000152 sb7xx_51xx_early_setup();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000153
Martin Roth356b5192017-06-24 21:53:37 -0600154#if IS_ENABLED(CONFIG_SET_FIDVID)
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200155 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200156 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000157
158 /* FIXME: The sb fid change may survive the warm reset and only
159 need to be done once.*/
160 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
161
162 post_code(0x39);
163
164 if (!warm_reset_detect(0)) { // BSP is node 0
165 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
166 } else {
167 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
168 }
169
170 post_code(0x3A);
171
172 /* show final fid and vid */
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200173 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200174 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000175#endif
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000176
177 rs780_htinit();
178
179 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
180 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800181 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000182 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200183 die("After soft_reset - shouldn't see this message!!!\n");
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000184 }
185
186 post_code(0x3B);
187
188 /* It's the time to set ctrl in sysinfo now; */
189 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
190 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
191
192 post_code(0x40);
193
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000194 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500195
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500196 cbmem_initialize_empty();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000197 post_code(0x41);
198
Timothy Pearson22564082015-03-27 22:49:18 -0500199 amdmct_cbmem_store_info(sysinfo);
200
Zheng Baoc3422232011-03-28 03:33:10 +0000201 sb7xx_51xx_before_pci_init();
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000202
203 post_code(0x42);
Wang Qing Pei0ede4c02010-08-17 15:19:32 +0000204}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000205
206/**
207 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
208 * Description:
209 * This routine is called every time a non-coherent chain is processed.
210 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
211 * swap list. The first part of the list controls the BUID assignment and the
212 * second part of the list provides the device to device linking. Device orientation
213 * can be detected automatically, or explicitly. See documentation for more details.
214 *
215 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
216 * based on each device's unit count.
217 *
218 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700219 * @param[in] node = The node on which this chain is located
220 * @param[in] link = The link on the host for this chain
221 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000222 */
223BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
224{
225 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
226 /* If the BUID was adjusted in early_ht we need to do the manual override */
227 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
228 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
229 if ((node == 0) && (link == 0)) { /* BSP SB link */
230 *List = swaplist;
231 return 1;
232 }
233 }
234
235 return 0;
236}