blob: a8c160a22d7732f46b1630e95180b4b4073472fe [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer278534d2008-10-29 04:51:07 +00002
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +02003#include <arch/io.h>
4#include <cbmem.h>
Elyes HAOUAS5db98712019-04-21 18:50:34 +02005#include <cf9_reset.h>
Patrick Georgid0835952010-10-05 09:07:10 +00006#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +00007#include <device/pci_def.h>
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +02008#include <device/pci_ops.h>
9#include <device/pci.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020010#include <option.h>
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +020011#include <romstage_handoff.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020012#include <types.h>
13
14#include "i945.h"
Stefan Reinauer278534d2008-10-29 04:51:07 +000015
Patrick Georgid0835952010-10-05 09:07:10 +000016int i945_silicon_revision(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000017{
Stefan Reinauer779b3e32008-11-10 15:43:37 +000018 return pci_read_config8(PCI_DEV(0, 0x00, 0), PCI_CLASS_REVISION);
Stefan Reinauer278534d2008-10-29 04:51:07 +000019}
20
Stefan Reinauer71a3d962009-07-21 21:44:24 +000021static void i945m_detect_chipset(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000022{
23 u8 reg8;
24
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000025 printk(BIOS_INFO, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000026 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) & 0x70) >> 4;
27 switch (reg8) {
28 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000029 printk(BIOS_INFO, "Mobile Intel(R) 82945GM/GME Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000030 break;
31 case 2:
Stefan Reinauer7981b942011-04-01 22:33:25 +020032 printk(BIOS_INFO, "Mobile Intel(R) 82945GMS/GU/GSE Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000033 break;
34 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000035 printk(BIOS_INFO, "Mobile Intel(R) 82945PM Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000036 break;
37 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000038 printk(BIOS_INFO, "Intel(R) 82945GT Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000039 break;
40 case 6:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000041 printk(BIOS_INFO, "Mobile Intel(R) 82943/82940GML Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000042 break;
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +020043 default: /* Others reserved. */
44 printk(BIOS_INFO, "Unknown (%02x)", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000045 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000046 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000047
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000048 printk(BIOS_DEBUG, "(G)MCH capable of up to FSB ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000049 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe3) & 0xe0) >> 5;
50 switch (reg8) {
51 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000052 printk(BIOS_DEBUG, "800 MHz"); /* According to 965 spec */
Stefan Reinauer278534d2008-10-29 04:51:07 +000053 break;
54 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000055 printk(BIOS_DEBUG, "667 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000056 break;
57 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000058 printk(BIOS_DEBUG, "533 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000059 break;
60 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000061 printk(BIOS_DEBUG, "N/A MHz (%02x)", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000062 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000063 printk(BIOS_DEBUG, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000064
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000065 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000066 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
67 switch (reg8) {
68 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000069 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer278534d2008-10-29 04:51:07 +000070 break;
71 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000072 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer278534d2008-10-29 04:51:07 +000073 break;
74 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000075 printk(BIOS_DEBUG, "DDR2-400");
Stefan Reinauer278534d2008-10-29 04:51:07 +000076 break;
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +020077 default: /* Others reserved. */
78 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000079 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000080 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010081
Julius Wernercd49cce2019-03-05 16:53:33 -080082 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010083 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000084}
85
Stefan Reinauer71a3d962009-07-21 21:44:24 +000086static void i945_detect_chipset(void)
87{
88 u8 reg8;
89
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000090 printk(BIOS_INFO, "\nIntel(R) ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +000091
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +020092 reg8 = ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) >> 5) & 4)
93 | ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) >> 4) & 3);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000094 switch (reg8) {
95 case 0:
96 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000097 printk(BIOS_INFO, "82945G");
Stefan Reinauer71a3d962009-07-21 21:44:24 +000098 break;
99 case 2:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000100 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000101 printk(BIOS_INFO, "82945P");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000102 break;
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000103 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000104 printk(BIOS_INFO, "82945GC");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000105 break;
106 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000107 printk(BIOS_INFO, "82945GZ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000108 break;
109 case 6:
110 case 7:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000111 printk(BIOS_INFO, "82945PL");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000112 break;
113 default:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000114 break;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000115 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000116 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000117
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000118 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000119 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
120 switch (reg8) {
121 case 0:
Elyes HAOUAS5db94502016-10-30 18:30:21 +0100122 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000123 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000124 break;
125 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000126 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000127 break;
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +0200128 default: /* Others reserved. */
129 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000130 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000131 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100132
Julius Wernercd49cce2019-03-05 16:53:33 -0800133 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100134 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000135}
136
Stefan Reinauer278534d2008-10-29 04:51:07 +0000137static void i945_setup_bars(void)
138{
Arthur Heymans874a8f92016-05-19 16:06:09 +0200139 u8 reg8, gfxsize;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000140
141 /* As of now, we don't have all the A0 workarounds implemented */
142 if (i945_silicon_revision() == 0)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000143 printk(BIOS_INFO, "Warning: i945 silicon revision A0 might not work correctly.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000144
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000145 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000146 /* Set up all hardcoded northbridge BARs */
147 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800148 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
149 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000150 pci_write_config32(PCI_DEV(0, 0x00, 0), X60BAR, DEFAULT_X60BAR | 1);
151
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100152 /* vram size from CMOS option */
Arthur Heymans874a8f92016-05-19 16:06:09 +0200153 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS)
154 gfxsize = 2; /* 2 for 8MB */
155 /* make sure no invalid setting is used */
156 if (gfxsize > 6)
157 gfxsize = 2;
158 pci_write_config16(PCI_DEV(0, 0x00, 0), GGC, ((gfxsize + 1) << 4));
Arthur Heymansd522db02018-08-06 15:50:54 +0200159 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
160 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
Angel Ponse3c68d22020-06-08 12:09:03 +0200161 pci_update_config8(PCI_DEV(0, 0, 0), ESMRAMC, ~0x07, (1 << 1) | (1 << 0));
Arthur Heymanse07df9d2018-04-09 22:03:21 +0200162
Stefan Reinauer278534d2008-10-29 04:51:07 +0000163 /* Set C0000-FFFFF to access RAM on both reads and writes */
164 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
165 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
166 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
167 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
168 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
169 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
170 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
171
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000172 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000173
174 /* Wait for MCH BAR to come up */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000175 printk(BIOS_DEBUG, "Waiting for MCHBAR to come up...");
Elyes HAOUASa3ea1e42014-11-27 13:23:32 +0100176 if ((pci_read_config32(PCI_DEV(0, 0x00, 0), 0xe4) & 0x20000) == 0x00) { /* Bit 49 of CAPID0 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000177 do {
178 reg8 = *(volatile u8 *)0xfed40000;
179 } while (!(reg8 & 0x80));
180 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000181 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000182}
183
184static void i945_setup_egress_port(void)
185{
186 u32 reg32;
187 u32 timeout;
188
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000189 printk(BIOS_DEBUG, "Setting up Egress Port RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000190
191 /* Egress Port Virtual Channel 0 Configuration */
192
193 /* map only TC0 to VC0 */
194 reg32 = EPBAR32(EPVC0RCTL);
195 reg32 &= 0xffffff01;
196 EPBAR32(EPVC0RCTL) = reg32;
197
Stefan Reinauer278534d2008-10-29 04:51:07 +0000198 reg32 = EPBAR32(EPPVCCAP1);
199 reg32 &= ~(7 << 0);
200 reg32 |= 1;
201 EPBAR32(EPPVCCAP1) = reg32;
202
203 /* Egress Port Virtual Channel 1 Configuration */
204 reg32 = EPBAR32(0x2c);
205 reg32 &= 0xffffff00;
Julius Wernercd49cce2019-03-05 16:53:33 -0800206 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100207 if ((MCHBAR32(CLKCFG) & 7) == 0)
208 reg32 |= 0x1a; /* 1067MHz */
209 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000210 if ((MCHBAR32(CLKCFG) & 7) == 1)
211 reg32 |= 0x0d; /* 533MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100212 if ((MCHBAR32(CLKCFG) & 7) == 2)
213 reg32 |= 0x14; /* 800MHz */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000214 if ((MCHBAR32(CLKCFG) & 7) == 3)
215 reg32 |= 0x10; /* 667MHz */
216 EPBAR32(0x2c) = reg32;
217
218 EPBAR32(EPVC1MTS) = 0x0a0a0a0a;
219
220 reg32 = EPBAR32(EPVC1RCAP);
221 reg32 &= ~(0x7f << 16);
222 reg32 |= (0x0a << 16);
223 EPBAR32(EPVC1RCAP) = reg32;
224
Julius Wernercd49cce2019-03-05 16:53:33 -0800225 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100226 if ((MCHBAR32(CLKCFG) & 7) == 0) { /* 1067MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100227 EPBAR32(EPVC1IST + 0) = 0x01380138;
228 EPBAR32(EPVC1IST + 4) = 0x01380138;
229 }
230 }
231
Stefan Reinauer278534d2008-10-29 04:51:07 +0000232 if ((MCHBAR32(CLKCFG) & 7) == 1) { /* 533MHz */
233 EPBAR32(EPVC1IST + 0) = 0x009c009c;
234 EPBAR32(EPVC1IST + 4) = 0x009c009c;
235 }
236
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100237 if ((MCHBAR32(CLKCFG) & 7) == 2) { /* 800MHz */
238 EPBAR32(EPVC1IST + 0) = 0x00f000f0;
239 EPBAR32(EPVC1IST + 4) = 0x00f000f0;
240 }
241
Stefan Reinauer278534d2008-10-29 04:51:07 +0000242 if ((MCHBAR32(CLKCFG) & 7) == 3) { /* 667MHz */
243 EPBAR32(EPVC1IST + 0) = 0x00c000c0;
244 EPBAR32(EPVC1IST + 4) = 0x00c000c0;
245 }
246
247 /* Is internal graphics enabled? */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100248 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1))
Stefan Reinauer278534d2008-10-29 04:51:07 +0000249 MCHBAR32(MMARB1) |= (1 << 17);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000250
251 /* Assign Virtual Channel ID 1 to VC1 */
252 reg32 = EPBAR32(EPVC1RCTL);
253 reg32 &= ~(7 << 24);
254 reg32 |= (1 << 24);
255 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000256
Stefan Reinauer278534d2008-10-29 04:51:07 +0000257 reg32 = EPBAR32(EPVC1RCTL);
258 reg32 &= 0xffffff01;
259 reg32 |= (1 << 7);
260 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000261
Stefan Reinauer278534d2008-10-29 04:51:07 +0000262 EPBAR32(PORTARB + 0x00) = 0x01000001;
263 EPBAR32(PORTARB + 0x04) = 0x00040000;
264 EPBAR32(PORTARB + 0x08) = 0x00001000;
265 EPBAR32(PORTARB + 0x0c) = 0x00000040;
266 EPBAR32(PORTARB + 0x10) = 0x01000001;
267 EPBAR32(PORTARB + 0x14) = 0x00040000;
268 EPBAR32(PORTARB + 0x18) = 0x00001000;
269 EPBAR32(PORTARB + 0x1c) = 0x00000040;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000270
Stefan Reinauer278534d2008-10-29 04:51:07 +0000271 EPBAR32(EPVC1RCTL) |= (1 << 16);
272 EPBAR32(EPVC1RCTL) |= (1 << 16);
273
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000274 printk(BIOS_DEBUG, "Loading port arbitration table ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000275 /* Loop until bit 0 becomes 0 */
276 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100277 while ((EPBAR16(EPVC1RSTS) & 1) && --timeout)
278 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000279 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000280 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000281 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000282 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000283
284 /* Now enable VC1 */
285 EPBAR32(EPVC1RCTL) |= (1 << 31);
286
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000287 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000288 /* Wait for VC1 negotiation pending */
289 timeout = 0x7fff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100290 while ((EPBAR16(EPVC1RSTS) & (1 << 1)) && --timeout)
291 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000292 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000293 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000294 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000295 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000296
297}
298
299static void ich7_setup_dmi_rcrb(void)
300{
301 u16 reg16;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000302 u32 reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000303
Stefan Reinauer278534d2008-10-29 04:51:07 +0000304 reg16 = RCBA16(LCTL);
305 reg16 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000306 reg16 |= 3;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000307 RCBA16(LCTL) = reg16;
308
309 RCBA32(V0CTL) = 0x80000001;
310 RCBA32(V1CAP) = 0x03128010;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000311
Stefan Reinauer30140a52009-03-11 16:20:39 +0000312 pci_write_config16(PCI_DEV(0, 0x1c, 0), 0x42, 0x0141);
313 pci_write_config16(PCI_DEV(0, 0x1c, 4), 0x42, 0x0141);
314 pci_write_config16(PCI_DEV(0, 0x1c, 5), 0x42, 0x0141);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000315
Stefan Reinauer30140a52009-03-11 16:20:39 +0000316 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
317 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
318
319 reg32 = RCBA32(V1CTL);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100320 reg32 &= ~((0x7f << 1) | (7 << 17) | (7 << 24));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000321 reg32 |= (0x40 << 1) | (4 << 17) | (1 << 24) | (1 << 31);
322 RCBA32(V1CTL) = reg32;
323
Stefan Reinauer30140a52009-03-11 16:20:39 +0000324 RCBA32(LCAP) |= (3 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000325}
326
327static void i945_setup_dmi_rcrb(void)
328{
329 u32 reg32;
330 u32 timeout;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000331 int activate_aspm = 1; /* hardcode ASPM for now */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000332
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000333 printk(BIOS_DEBUG, "Setting up DMI RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000334
335 /* Virtual Channel 0 Configuration */
336 reg32 = DMIBAR32(DMIVC0RCTL0);
337 reg32 &= 0xffffff01;
338 DMIBAR32(DMIVC0RCTL0) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000339
Stefan Reinauer278534d2008-10-29 04:51:07 +0000340 reg32 = DMIBAR32(DMIPVCCAP1);
341 reg32 &= ~(7 << 0);
342 reg32 |= 1;
343 DMIBAR32(DMIPVCCAP1) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000344
Stefan Reinauer278534d2008-10-29 04:51:07 +0000345 reg32 = DMIBAR32(DMIVC1RCTL);
346 reg32 &= ~(7 << 24);
347 reg32 |= (1 << 24); /* NOTE: This ID must match ICH7 side */
348 DMIBAR32(DMIVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000349
Stefan Reinauer278534d2008-10-29 04:51:07 +0000350 reg32 = DMIBAR32(DMIVC1RCTL);
351 reg32 &= 0xffffff01;
352 reg32 |= (1 << 7);
353 DMIBAR32(DMIVC1RCTL) = reg32;
354
355 /* Now enable VC1 */
356 DMIBAR32(DMIVC1RCTL) |= (1 << 31);
357
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000358 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000359 /* Wait for VC1 negotiation pending */
360 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100361 while ((DMIBAR16(DMIVC1RSTS) & (1 << 1)) && --timeout)
362 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000363 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000364 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000365 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000366 printk(BIOS_DEBUG, "done..\n");
Angel Pons81c9c272020-07-07 23:19:38 +0200367
Stefan Reinauer278534d2008-10-29 04:51:07 +0000368 /* Enable Active State Power Management (ASPM) L0 state */
369
370 reg32 = DMIBAR32(DMILCAP);
371 reg32 &= ~(7 << 12);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000372 reg32 |= (2 << 12);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000373
374 reg32 &= ~(7 << 15);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000375
Stefan Reinauer30140a52009-03-11 16:20:39 +0000376 reg32 |= (2 << 15);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000377 DMIBAR32(DMILCAP) = reg32;
378
379 reg32 = DMIBAR32(DMICC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000380 reg32 &= 0x00ffffff;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000381 reg32 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000382 reg32 |= (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000383 reg32 &= ~(3 << 20);
384 reg32 |= (1 << 20);
385
Stefan Reinauer278534d2008-10-29 04:51:07 +0000386 DMIBAR32(DMICC) = reg32;
387
Arthur Heymans70a8e342017-03-09 11:30:23 +0100388 if (activate_aspm)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000389 DMIBAR32(DMILCTL) |= (3 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000390
391 /* Last but not least, some additional steps */
392 reg32 = MCHBAR32(FSBSNPCTL);
393 reg32 &= ~(0xff << 2);
394 reg32 |= (0xaa << 2);
395 MCHBAR32(FSBSNPCTL) = reg32;
396
397 DMIBAR32(0x2c) = 0x86000040;
398
399 reg32 = DMIBAR32(0x204);
400 reg32 &= ~0x3ff;
401#if 1
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +0200402 reg32 |= 0x13f; /* for x4 DMI only */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000403#else
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +0200404 reg32 |= 0x1e4; /* for x2 DMI only */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000405#endif
406 DMIBAR32(0x204) = reg32;
407
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300408 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000409 printk(BIOS_DEBUG, "Internal graphics: enabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000410 DMIBAR32(0x200) |= (1 << 21);
411 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000412 printk(BIOS_DEBUG, "Internal graphics: disabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000413 DMIBAR32(0x200) &= ~(1 << 21);
414 }
415
416 reg32 = DMIBAR32(0x204);
417 reg32 &= ~((1 << 11) | (1 << 10));
418 DMIBAR32(0x204) = reg32;
419
420 reg32 = DMIBAR32(0x204);
421 reg32 &= ~(0xff << 12);
422 reg32 |= (0x0d << 12);
423 DMIBAR32(0x204) = reg32;
424
425 DMIBAR32(DMICTL1) |= (3 << 24);
426
427 reg32 = DMIBAR32(0x200);
428 reg32 &= ~(0x3 << 26);
429 reg32 |= (0x02 << 26);
430 DMIBAR32(0x200) = reg32;
431
432 DMIBAR32(DMIDRCCFG) &= ~(1 << 31);
433 DMIBAR32(DMICTL2) |= (1 << 31);
434
435 if (i945_silicon_revision() >= 3) {
436 reg32 = DMIBAR32(0xec0);
437 reg32 &= 0x0fffffff;
438 reg32 |= (2 << 28);
439 DMIBAR32(0xec0) = reg32;
440
441 reg32 = DMIBAR32(0xed4);
442 reg32 &= 0x0fffffff;
443 reg32 |= (2 << 28);
444 DMIBAR32(0xed4) = reg32;
445
446 reg32 = DMIBAR32(0xee8);
447 reg32 &= 0x0fffffff;
448 reg32 |= (2 << 28);
449 DMIBAR32(0xee8) = reg32;
450
451 reg32 = DMIBAR32(0xefc);
452 reg32 &= 0x0fffffff;
453 reg32 |= (2 << 28);
454 DMIBAR32(0xefc) = reg32;
455 }
456
457 /* wait for bit toggle to 0 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000458 printk(BIOS_DEBUG, "Waiting for DMI hardware...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000459 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100460 while ((DMIBAR8(0x32) & (1 << 1)) && --timeout)
461 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000462 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000463 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000464 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000465 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000466
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000467 /* Clear Error Status Bits! */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000468 DMIBAR32(0x1c4) = 0xffffffff;
469 DMIBAR32(0x1d0) = 0xffffffff;
470 DMIBAR32(0x228) = 0xffffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000471
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000472 /* Program Read-Only Write-Once Registers */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000473 DMIBAR32(0x308) = DMIBAR32(0x308);
474 DMIBAR32(0x314) = DMIBAR32(0x314);
475 DMIBAR32(0x324) = DMIBAR32(0x324);
476 DMIBAR32(0x328) = DMIBAR32(0x328);
Elyes HAOUASd3fa7fa52019-01-24 11:47:27 +0100477 DMIBAR32(0x334) = DMIBAR32(0x334);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000478 DMIBAR32(0x338) = DMIBAR32(0x338);
479
Patrick Georgia341a772014-09-29 19:51:21 +0200480 if (i945_silicon_revision() == 1 && (MCHBAR8(DFT_STRAP1) & (1 << 5))) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000481 if ((MCHBAR32(0x214) & 0xf) != 0x3) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000482 printk(BIOS_INFO, "DMI link requires A1 stepping workaround. Rebooting.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000483 reg32 = DMIBAR32(0x224);
484 reg32 &= ~(7 << 0);
485 reg32 |= (3 << 0);
486 DMIBAR32(0x224) = reg32;
Elyes HAOUAS5db98712019-04-21 18:50:34 +0200487 system_reset();
Stefan Reinauer278534d2008-10-29 04:51:07 +0000488 }
489 }
490}
491
492static void i945_setup_pci_express_x16(void)
493{
494 u32 timeout;
495 u32 reg32;
496 u16 reg16;
Elyes HAOUAS961658f2020-04-06 09:42:21 +0200497 const pci_devfn_t p2peg = PCI_DEV(0, 0x01, 0);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000498
Kyösti Mälkki2647b6f2019-09-29 07:03:55 +0300499 u8 tmp_secondary = 0x0a;
Elyes HAOUAS961658f2020-04-06 09:42:21 +0200500 const pci_devfn_t peg_plugin = PCI_DEV(tmp_secondary, 0, 0);
Kyösti Mälkki2647b6f2019-09-29 07:03:55 +0300501
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000502 printk(BIOS_DEBUG, "Enabling PCI Express x16 Link\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000503
Angel Ponse3c68d22020-06-08 12:09:03 +0200504 pci_or_config16(PCI_DEV(0, 0x00, 0), DEVEN, DEVEN_D1F0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000505
Angel Ponse3c68d22020-06-08 12:09:03 +0200506 pci_and_config32(p2peg, PEGCC, ~(1 << 8));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000507
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000508 /* We have no success with querying the usual PCIe registers
509 * for link setup success on the i945. Hence we assign a temporary
510 * PCI bus 0x0a and check whether we find a device on 0:a.0
511 */
512
Kyösti Mälkkiad787e12019-09-30 04:14:19 +0300513 /* Force PCIRST# */
514 pci_s_assert_secondary_reset(p2peg);
515 pci_s_deassert_secondary_reset(p2peg);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000516
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300517 reg16 = pci_read_config16(p2peg, SLOTSTS);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000518 printk(BIOS_DEBUG, "SLOTSTS: %04x\n", reg16);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100519 if (!(reg16 & 0x48))
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000520 goto disable_pciexpress_x16_link;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000521 reg16 |= (1 << 4) | (1 << 0);
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300522 pci_write_config16(p2peg, SLOTSTS, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000523
Kyösti Mälkkiad787e12019-09-30 04:14:19 +0300524 pci_s_bridge_set_secondary(p2peg, tmp_secondary);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000525
Angel Ponse3c68d22020-06-08 12:09:03 +0200526 pci_and_config32(p2peg, 0x224, ~(1 << 8));
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000527
Arthur Heymans70a8e342017-03-09 11:30:23 +0100528 MCHBAR16(UPMC1) &= ~((1 << 5) | (1 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000529
Martin Roth128c1042016-11-18 09:29:03 -0700530 /* Initialize PEG_CAP */
Angel Ponse3c68d22020-06-08 12:09:03 +0200531 pci_or_config16(p2peg, PEG_CAP, 1 << 8);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000532
533 /* Setup SLOTCAP */
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +0200534 /* TODO: These values are mainboard dependent and should be set from devicetree.cb.
Stefan Reinauer30140a52009-03-11 16:20:39 +0000535 */
536 /* NOTE: SLOTCAP becomes RO after the first write! */
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300537 reg32 = pci_read_config32(p2peg, SLOTCAP);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000538 reg32 &= 0x0007ffff;
539
540 reg32 &= 0xfffe007f;
541
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300542 pci_write_config32(p2peg, SLOTCAP, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000543
544 /* Wait for training to succeed */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000545 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000546 timeout = 0x7ffff;
Angel Ponse3c68d22020-06-08 12:09:03 +0200547 while ((((pci_read_config32(p2peg, PEGSTS) >> 16) & 3) != 3) && --timeout)
Arthur Heymans70a8e342017-03-09 11:30:23 +0100548 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000549
Kyösti Mälkki2647b6f2019-09-29 07:03:55 +0300550 reg32 = pci_read_config32(peg_plugin, PCI_VENDOR_ID);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000551 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000552 printk(BIOS_DEBUG, " Detected PCIe device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000553 reg32 & 0xffff, reg32 >> 16);
554 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000555 printk(BIOS_DEBUG, " timeout!\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000556
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000557 printk(BIOS_DEBUG, "Restrain PCIe port to x1\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000558
Angel Ponse3c68d22020-06-08 12:09:03 +0200559 pci_update_config32(p2peg, PEGSTS, ~(0xf << 1), 1);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000560
Kyösti Mälkkiad787e12019-09-30 04:14:19 +0300561 /* Force PCIRST# */
562 pci_s_assert_secondary_reset(p2peg);
563 pci_s_deassert_secondary_reset(p2peg);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000564
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000565 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000566 timeout = 0x7ffff;
Angel Ponse3c68d22020-06-08 12:09:03 +0200567 while ((((pci_read_config32(p2peg, PEGSTS) >> 16) & 3) != 3) && --timeout)
Arthur Heymans70a8e342017-03-09 11:30:23 +0100568 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000569
Kyösti Mälkki2647b6f2019-09-29 07:03:55 +0300570 reg32 = pci_read_config32(peg_plugin, PCI_VENDOR_ID);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000571 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000572 printk(BIOS_DEBUG, " Detected PCIe x1 device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000573 reg32 & 0xffff, reg32 >> 16);
574 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000575 printk(BIOS_DEBUG, " timeout!\n");
576 printk(BIOS_DEBUG, "Disabling PCIe x16 port completely.\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000577 goto disable_pciexpress_x16_link;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000578 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000579 }
580
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300581 reg16 = pci_read_config16(p2peg, 0xb2);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000582 reg16 >>= 4;
583 reg16 &= 0x3f;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000584 /* reg16 == 1 -> x1; reg16 == 16 -> x16 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000585 printk(BIOS_DEBUG, "PCIe x%d link training succeeded.\n", reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000586
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300587 reg32 = pci_read_config32(p2peg, PEGTC);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000588 reg32 &= 0xfffffc00; /* clear [9:0] */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100589 if (reg16 == 1)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000590 reg32 |= 0x32b;
591 // TODO
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300592 /* pci_write_config32(p2peg, PEGTC, reg32); */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100593 else if (reg16 == 16)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000594 reg32 |= 0x0f4;
595 // TODO
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300596 /* pci_write_config32(p2peg, PEGTC, reg32); */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000597
Kyösti Mälkki2647b6f2019-09-29 07:03:55 +0300598 reg32 = (pci_read_config32(peg_plugin, 0x8) >> 8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000599 printk(BIOS_DEBUG, "PCIe device class: %06x\n", reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000600 if (reg32 == 0x030000) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000601 printk(BIOS_DEBUG, "PCIe device is VGA. Disabling IGD.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000602 reg16 = (1 << 1);
Elyes HAOUASef20ecc2018-10-04 13:50:14 +0200603 pci_write_config16(PCI_DEV(0, 0x0, 0), GGC, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000604
Angel Ponse3c68d22020-06-08 12:09:03 +0200605 pci_and_config32(PCI_DEV(0, 0x0, 0), DEVEN, ~(DEVEN_D2F0 | DEVEN_D2F1));
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000606 }
607
Angel Ponse3c68d22020-06-08 12:09:03 +0200608 /* Enable GPEs: PMEGPE, HPGPE, GENGPE */
609 pci_or_config32(p2peg, PEG_LC, (1 << 2) | (1 << 1) | (1 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000610
611 /* Virtual Channel Configuration: Only VC0 on PCIe x16 */
Angel Ponse3c68d22020-06-08 12:09:03 +0200612 pci_and_config32(p2peg, VC0RCTL, ~0x000000fe);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000613
614 /* Extended VC count */
Angel Ponse3c68d22020-06-08 12:09:03 +0200615 pci_and_config32(p2peg, PVCCAP1, ~(7 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000616
617 /* Active State Power Management ASPM */
618
619 /* TODO */
620
621 /* Clear error bits */
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300622 pci_write_config16(p2peg, PCISTS1, 0xffff);
623 pci_write_config16(p2peg, SSTS1, 0xffff);
624 pci_write_config16(p2peg, DSTS, 0xffff);
625 pci_write_config32(p2peg, UESTS, 0xffffffff);
626 pci_write_config32(p2peg, CESTS, 0xffffffff);
627 pci_write_config32(p2peg, 0x1f0, 0xffffffff);
628 pci_write_config32(p2peg, 0x228, 0xffffffff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000629
630 /* Program R/WO registers */
Angel Ponse3c68d22020-06-08 12:09:03 +0200631 pci_update_config32(p2peg, 0x308, ~0, 0);
632 pci_update_config32(p2peg, 0x314, ~0, 0);
633 pci_update_config32(p2peg, 0x324, ~0, 0);
634 pci_update_config32(p2peg, 0x328, ~0, 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000635
Stefan Reinauer30140a52009-03-11 16:20:39 +0000636 /* Additional PCIe graphics setup */
Angel Ponse3c68d22020-06-08 12:09:03 +0200637 pci_or_config32(p2peg, 0xf0, 3 << 26);
638 pci_or_config32(p2peg, 0xf0, 3 << 24);
639 pci_or_config32(p2peg, 0xf0, 1 << 5);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000640
Angel Ponse3c68d22020-06-08 12:09:03 +0200641 pci_update_config32(p2peg, 0x200, ~(3 << 26), 2 << 26);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000642
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300643 reg32 = pci_read_config32(p2peg, 0xe80);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100644 if (i945_silicon_revision() >= 2)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000645 reg32 |= (1 << 12);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100646 else
Stefan Reinauer30140a52009-03-11 16:20:39 +0000647 reg32 &= ~(1 << 12);
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300648 pci_write_config32(p2peg, 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000649
Angel Ponse3c68d22020-06-08 12:09:03 +0200650 pci_and_config32(p2peg, 0xeb4, ~(1 << 31));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000651
Angel Ponse3c68d22020-06-08 12:09:03 +0200652 pci_or_config32(p2peg, 0xfc, 1 << 31);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000653
654 if (i945_silicon_revision() >= 3) {
655 static const u32 reglist[] = {
Elyes HAOUAS3dff32c2020-03-30 17:16:51 +0200656 0xec0, 0xed4, 0xee8, 0xefc, 0xf10, 0xf24, 0xf38, 0xf4c,
657 0xf60, 0xf74, 0xf88, 0xf9c, 0xfb0, 0xfc4, 0xfd8, 0xfec
Stefan Reinauer30140a52009-03-11 16:20:39 +0000658 };
659
660 int i;
Angel Ponse3c68d22020-06-08 12:09:03 +0200661 for (i = 0; i < ARRAY_SIZE(reglist); i++)
662 pci_update_config32(p2peg, reglist[i], ~(0xf << 28), 2 << 28);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000663 }
664
Arthur Heymans70a8e342017-03-09 11:30:23 +0100665 if (i945_silicon_revision() <= 2) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000666 /* Set voltage specific parameters */
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300667 reg32 = pci_read_config32(p2peg, 0xe80);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000668 reg32 &= (0xf << 4); /* Default case 1.05V */
Patrick Georgi3cb86de2014-09-29 20:42:33 +0200669 if ((MCHBAR32(DFT_STRAP1) & (1 << 20)) == 0) { /* 1.50V */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000670 reg32 |= (7 << 4);
671 }
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300672 pci_write_config32(p2peg, 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000673 }
674
675 return;
676
677disable_pciexpress_x16_link:
Stefan Reinauer278534d2008-10-29 04:51:07 +0000678 /* For now we just disable the x16 link */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000679 printk(BIOS_DEBUG, "Disabling PCI Express x16 Link\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000680
681 MCHBAR16(UPMC1) |= (1 << 5) | (1 << 0);
682
Kyösti Mälkkiad787e12019-09-30 04:14:19 +0300683 /* Toggle PCIRST# */
684 pci_s_assert_secondary_reset(p2peg);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000685
Angel Ponse3c68d22020-06-08 12:09:03 +0200686 pci_or_config32(p2peg, 0x224, 1 << 8);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000687
Kyösti Mälkkiad787e12019-09-30 04:14:19 +0300688 pci_s_deassert_secondary_reset(p2peg);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000689
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000690 printk(BIOS_DEBUG, "Wait for link to enter detect state... ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000691 timeout = 0x7fffff;
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300692 for (reg32 = pci_read_config32(p2peg, PEGSTS);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100693 (reg32 & 0x000f0000) && --timeout;)
694 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000695 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000696 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000697 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000698 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000699
700 /* Finally: Disable the PCI config header */
Angel Ponse3c68d22020-06-08 12:09:03 +0200701 pci_and_config16(PCI_DEV(0, 0x00, 0), DEVEN, ~DEVEN_D1F0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000702}
703
704static void i945_setup_root_complex_topology(void)
705{
706 u32 reg32;
Elyes HAOUAS961658f2020-04-06 09:42:21 +0200707 const pci_devfn_t p2peg = PCI_DEV(0, 0x01, 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000708
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000709 printk(BIOS_DEBUG, "Setting up Root Complex Topology\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000710 /* Egress Port Root Topology */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000711
Stefan Reinauer278534d2008-10-29 04:51:07 +0000712 reg32 = EPBAR32(EPESD);
713 reg32 &= 0xff00ffff;
714 reg32 |= (1 << 16);
715 EPBAR32(EPESD) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000716
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000717 EPBAR32(EPLE1D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000718
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800719 EPBAR32(EPLE1A) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000720
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000721 EPBAR32(EPLE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000722
723 /* DMI Port Root Topology */
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000724
Stefan Reinauer278534d2008-10-29 04:51:07 +0000725 reg32 = DMIBAR32(DMILE1D);
726 reg32 &= 0x00ffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000727
Stefan Reinauer278534d2008-10-29 04:51:07 +0000728 reg32 &= 0xff00ffff;
729 reg32 |= (2 << 16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000730
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000731 reg32 |= (1 << 0);
732 DMIBAR32(DMILE1D) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000733
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800734 DMIBAR32(DMILE1A) = (uintptr_t)DEFAULT_RCBA;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000735
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000736 DMIBAR32(DMILE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000737
738 DMIBAR32(DMILE2A) = DEFAULT_EPBAR;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000739
740 /* PCI Express x16 Port Root Topology */
741 if (pci_read_config8(PCI_DEV(0, 0x00, 0), DEVEN) & DEVEN_D1F0) {
Kyösti Mälkki444d2af2019-09-29 07:03:31 +0300742 pci_write_config32(p2peg, LE1A, DEFAULT_EPBAR);
Angel Ponse3c68d22020-06-08 12:09:03 +0200743 pci_or_config32(p2peg, LE1D, 1 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000744 }
745}
746
747static void ich7_setup_root_complex_topology(void)
748{
Elyes HAOUASb217baa2019-01-18 15:32:39 +0100749 /* Write the R/WO registers */
750
751 RCBA32(ESD) |= (2 << 16);
752
753 RCBA32(ULD) |= (1 << 24) | (1 << 16);
754
755 RCBA32(ULBA) = (uintptr_t)DEFAULT_DMIBAR;
756 /* Write ESD.CID to TCID */
757 RCBA32(RP1D) |= (2 << 16);
758 RCBA32(RP2D) |= (2 << 16);
759 RCBA32(RP3D) |= (2 << 16);
760 RCBA32(RP4D) |= (2 << 16);
761 RCBA32(HDD) |= (2 << 16);
762 RCBA32(RP5D) |= (2 << 16);
763 RCBA32(RP6D) |= (2 << 16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000764}
765
766static void ich7_setup_pci_express(void)
767{
Elyes HAOUAS13746072019-12-08 11:34:24 +0100768 /* Enable PCIe Root Port Clock Gate */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000769 RCBA32(CG) |= (1 << 0);
770
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000771 /* Initialize slot power limit for root ports */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000772 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0x54, 0x00000060);
773
774 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0xd8, 0x00110000);
775}
776
Patrick Georgid0835952010-10-05 09:07:10 +0000777void i945_early_initialization(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000778{
779 /* Print some chipset specific information */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000780 switch (pci_read_config32(PCI_DEV(0, 0x00, 0), 0)) {
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000781 case 0x27708086: /* 82945G/GZ/GC/P/PL */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000782 i945_detect_chipset();
783 break;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000784 case 0x27a08086: /* 945GME/GSE */
785 case 0x27ac8086: /* 945GM/PM/GMS/GU/GT, 943/940GML */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000786 i945m_detect_chipset();
787 break;
788 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000789
790 /* Setup all BARs required for early PCIe and raminit */
791 i945_setup_bars();
792
793 /* Change port80 to LPC */
794 RCBA32(GCS) &= (~0x04);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000795
796 /* Just do it that way */
797 RCBA32(0x2010) |= (1 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000798}
799
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200800static void i945_prepare_resume(int s3resume)
801{
802 int cbmem_was_initted;
803
804 cbmem_was_initted = !cbmem_recovery(s3resume);
805
Kyösti Mälkki81830252016-06-25 11:40:00 +0300806 romstage_handoff_init(cbmem_was_initted && s3resume);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200807}
808
809void i945_late_initialization(int s3resume)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000810{
811 i945_setup_egress_port();
812
813 ich7_setup_root_complex_topology();
814
815 ich7_setup_pci_express();
816
817 ich7_setup_dmi_rcrb();
818
819 i945_setup_dmi_rcrb();
820
Julius Wernercd49cce2019-03-05 16:53:33 -0800821 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Arthur Heymans2f6b52e2017-03-02 23:51:09 +0100822 i945_setup_pci_express_x16();
Stefan Reinauer278534d2008-10-29 04:51:07 +0000823
824 i945_setup_root_complex_topology();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200825
Kyösti Mälkki346d2012019-03-23 10:07:16 +0200826 if (CONFIG(DEBUG_RAM_SETUP))
827 sdram_dump_mchbar_registers();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200828
829 MCHBAR16(SSKPD) = 0xCAFE;
830
831 i945_prepare_resume(s3resume);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000832}