blob: 7ab252585abfc71145bba81ff40002d417984269 [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauerbf264e92010-05-14 19:09:20 +00004 * Copyright (C) 2007-2010 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
Patrick Georgid0835952010-10-05 09:07:10 +000016#include <stdint.h>
17#include <stdlib.h>
18#include <console/console.h>
19#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Patrick Georgid0835952010-10-05 09:07:10 +000021#include <device/pci_def.h>
Vladimir Serbinenko55601882014-10-15 20:17:51 +020022#include <cbmem.h>
Patrick Georgi546953c2014-11-29 10:38:17 +010023#include <halt.h>
Kyösti Mälkki81830252016-06-25 11:40:00 +030024#include <romstage_handoff.h>
Vladimir Serbinenko55601882014-10-15 20:17:51 +020025#include <string.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000026#include "i945.h"
Arthur Heymans874a8f92016-05-19 16:06:09 +020027#include <pc80/mc146818rtc.h>
Arthur Heymans62902ca2016-11-29 14:13:43 +010028#include <southbridge/intel/common/gpio.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000029
Patrick Georgid0835952010-10-05 09:07:10 +000030int i945_silicon_revision(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000031{
Stefan Reinauer779b3e32008-11-10 15:43:37 +000032 return pci_read_config8(PCI_DEV(0, 0x00, 0), PCI_CLASS_REVISION);
Stefan Reinauer278534d2008-10-29 04:51:07 +000033}
34
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035static void i945m_detect_chipset(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000036{
37 u8 reg8;
38
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000039 printk(BIOS_INFO, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000040 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) & 0x70) >> 4;
41 switch (reg8) {
42 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000043 printk(BIOS_INFO, "Mobile Intel(R) 82945GM/GME Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000044 break;
45 case 2:
Stefan Reinauer7981b942011-04-01 22:33:25 +020046 printk(BIOS_INFO, "Mobile Intel(R) 82945GMS/GU/GSE Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000047 break;
48 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000049 printk(BIOS_INFO, "Mobile Intel(R) 82945PM Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000050 break;
51 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000052 printk(BIOS_INFO, "Intel(R) 82945GT Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000053 break;
54 case 6:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000055 printk(BIOS_INFO, "Mobile Intel(R) 82943/82940GML Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000056 break;
57 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000058 printk(BIOS_INFO, "Unknown (%02x)", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000059 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000060 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000061
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000062 printk(BIOS_DEBUG, "(G)MCH capable of up to FSB ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000063 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe3) & 0xe0) >> 5;
64 switch (reg8) {
65 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000066 printk(BIOS_DEBUG, "800 MHz"); /* According to 965 spec */
Stefan Reinauer278534d2008-10-29 04:51:07 +000067 break;
68 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000069 printk(BIOS_DEBUG, "667 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000070 break;
71 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000072 printk(BIOS_DEBUG, "533 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000073 break;
74 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000075 printk(BIOS_DEBUG, "N/A MHz (%02x)", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000076 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000077 printk(BIOS_DEBUG, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000078
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000079 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000080 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
81 switch (reg8) {
82 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000083 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer278534d2008-10-29 04:51:07 +000084 break;
85 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000086 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer278534d2008-10-29 04:51:07 +000087 break;
88 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000089 printk(BIOS_DEBUG, "DDR2-400");
Stefan Reinauer278534d2008-10-29 04:51:07 +000090 break;
91 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000092 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000093 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000094 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010095
Julius Wernercd49cce2019-03-05 16:53:33 -080096 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010097 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000098}
99
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000100static void i945_detect_chipset(void)
101{
102 u8 reg8;
103
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000104 printk(BIOS_INFO, "\nIntel(R) ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000105
106 reg8 = ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) >> 5) & 4) | ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) >> 4) & 3);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000107 switch (reg8) {
108 case 0:
109 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000110 printk(BIOS_INFO, "82945G");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000111 break;
112 case 2:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000113 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000114 printk(BIOS_INFO, "82945P");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000115 break;
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000116 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000117 printk(BIOS_INFO, "82945GC");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000118 break;
119 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000120 printk(BIOS_INFO, "82945GZ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000121 break;
122 case 6:
123 case 7:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000124 printk(BIOS_INFO, "82945PL");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000125 break;
126 default:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000127 break;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000128 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000129 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000130
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000131 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000132 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
133 switch (reg8) {
134 case 0:
Elyes HAOUAS5db94502016-10-30 18:30:21 +0100135 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000136 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000137 break;
138 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000139 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000140 break;
141 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000142 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000143 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000144 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100145
Julius Wernercd49cce2019-03-05 16:53:33 -0800146 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100147 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000148}
149
Stefan Reinauer278534d2008-10-29 04:51:07 +0000150static void i945_setup_bars(void)
151{
Arthur Heymans874a8f92016-05-19 16:06:09 +0200152 u8 reg8, gfxsize;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000153
154 /* As of now, we don't have all the A0 workarounds implemented */
155 if (i945_silicon_revision() == 0)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000156 printk(BIOS_INFO, "Warning: i945 silicon revision A0 might not work correctly.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000157
158 /* Setting up Southbridge. In the northbridge code. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000159 printk(BIOS_DEBUG, "Setting up static southbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000160
161 pci_write_config32(PCI_DEV(0, 0x1f, 0), PMBASE, DEFAULT_PMBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100162 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x44, 0x80); /* ACPI_CNTL: Enable ACPI BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000163
164 pci_write_config32(PCI_DEV(0, 0x1f, 0), GPIOBASE, DEFAULT_GPIOBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100165 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x4c, 0x10); /* GC: Enable GPIOs */
Arthur Heymans62902ca2016-11-29 14:13:43 +0100166 setup_pch_gpios(&mainboard_gpio_map);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000167 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000168
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000169 printk(BIOS_DEBUG, "Disabling Watchdog reboot...");
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000170 RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000171 outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
Nico Huber0b80bd12017-09-09 19:46:44 +0200172 outw((1 << 3), DEFAULT_PMBASE | 0x60 | 0x04); /* clear timeout */
173 outw((1 << 1), DEFAULT_PMBASE | 0x60 | 0x06); /* clear 2nd timeout */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000174 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000175
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000176 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000177 /* Set up all hardcoded northbridge BARs */
178 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800179 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
180 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000181 pci_write_config32(PCI_DEV(0, 0x00, 0), X60BAR, DEFAULT_X60BAR | 1);
182
Arthur Heymans874a8f92016-05-19 16:06:09 +0200183 /* vram size from cmos option */
184 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS)
185 gfxsize = 2; /* 2 for 8MB */
186 /* make sure no invalid setting is used */
187 if (gfxsize > 6)
188 gfxsize = 2;
189 pci_write_config16(PCI_DEV(0, 0x00, 0), GGC, ((gfxsize + 1) << 4));
Arthur Heymansd522db02018-08-06 15:50:54 +0200190 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
191 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
Arthur Heymanse07df9d2018-04-09 22:03:21 +0200192 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), ESMRAMC);
193 reg8 &= ~0x7;
Arthur Heymansd522db02018-08-06 15:50:54 +0200194 reg8 |= (1 << 1) | (1 << 0); /* 2M and TSEG_Enable */
Arthur Heymanse07df9d2018-04-09 22:03:21 +0200195 pci_write_config8(PCI_DEV(0, 0, 0), ESMRAMC, reg8);
196
Stefan Reinauer278534d2008-10-29 04:51:07 +0000197 /* Set C0000-FFFFF to access RAM on both reads and writes */
198 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
199 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
200 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
201 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
202 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
203 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
204 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
205
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000206 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000207
208 /* Wait for MCH BAR to come up */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000209 printk(BIOS_DEBUG, "Waiting for MCHBAR to come up...");
Elyes HAOUASa3ea1e42014-11-27 13:23:32 +0100210 if ((pci_read_config32(PCI_DEV(0, 0x00, 0), 0xe4) & 0x20000) == 0x00) { /* Bit 49 of CAPID0 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000211 do {
212 reg8 = *(volatile u8 *)0xfed40000;
213 } while (!(reg8 & 0x80));
214 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000215 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000216}
217
218static void i945_setup_egress_port(void)
219{
220 u32 reg32;
221 u32 timeout;
222
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000223 printk(BIOS_DEBUG, "Setting up Egress Port RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000224
225 /* Egress Port Virtual Channel 0 Configuration */
226
227 /* map only TC0 to VC0 */
228 reg32 = EPBAR32(EPVC0RCTL);
229 reg32 &= 0xffffff01;
230 EPBAR32(EPVC0RCTL) = reg32;
231
Stefan Reinauer278534d2008-10-29 04:51:07 +0000232 reg32 = EPBAR32(EPPVCCAP1);
233 reg32 &= ~(7 << 0);
234 reg32 |= 1;
235 EPBAR32(EPPVCCAP1) = reg32;
236
237 /* Egress Port Virtual Channel 1 Configuration */
238 reg32 = EPBAR32(0x2c);
239 reg32 &= 0xffffff00;
Julius Wernercd49cce2019-03-05 16:53:33 -0800240 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100241 if ((MCHBAR32(CLKCFG) & 7) == 0)
242 reg32 |= 0x1a; /* 1067MHz */
243 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000244 if ((MCHBAR32(CLKCFG) & 7) == 1)
245 reg32 |= 0x0d; /* 533MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100246 if ((MCHBAR32(CLKCFG) & 7) == 2)
247 reg32 |= 0x14; /* 800MHz */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000248 if ((MCHBAR32(CLKCFG) & 7) == 3)
249 reg32 |= 0x10; /* 667MHz */
250 EPBAR32(0x2c) = reg32;
251
252 EPBAR32(EPVC1MTS) = 0x0a0a0a0a;
253
254 reg32 = EPBAR32(EPVC1RCAP);
255 reg32 &= ~(0x7f << 16);
256 reg32 |= (0x0a << 16);
257 EPBAR32(EPVC1RCAP) = reg32;
258
Julius Wernercd49cce2019-03-05 16:53:33 -0800259 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100260 if ((MCHBAR32(CLKCFG) & 7) == 0) { /* 1067MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100261 EPBAR32(EPVC1IST + 0) = 0x01380138;
262 EPBAR32(EPVC1IST + 4) = 0x01380138;
263 }
264 }
265
Stefan Reinauer278534d2008-10-29 04:51:07 +0000266 if ((MCHBAR32(CLKCFG) & 7) == 1) { /* 533MHz */
267 EPBAR32(EPVC1IST + 0) = 0x009c009c;
268 EPBAR32(EPVC1IST + 4) = 0x009c009c;
269 }
270
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100271 if ((MCHBAR32(CLKCFG) & 7) == 2) { /* 800MHz */
272 EPBAR32(EPVC1IST + 0) = 0x00f000f0;
273 EPBAR32(EPVC1IST + 4) = 0x00f000f0;
274 }
275
Stefan Reinauer278534d2008-10-29 04:51:07 +0000276 if ((MCHBAR32(CLKCFG) & 7) == 3) { /* 667MHz */
277 EPBAR32(EPVC1IST + 0) = 0x00c000c0;
278 EPBAR32(EPVC1IST + 4) = 0x00c000c0;
279 }
280
281 /* Is internal graphics enabled? */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100282 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1))
Stefan Reinauer278534d2008-10-29 04:51:07 +0000283 MCHBAR32(MMARB1) |= (1 << 17);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000284
285 /* Assign Virtual Channel ID 1 to VC1 */
286 reg32 = EPBAR32(EPVC1RCTL);
287 reg32 &= ~(7 << 24);
288 reg32 |= (1 << 24);
289 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000290
Stefan Reinauer278534d2008-10-29 04:51:07 +0000291 reg32 = EPBAR32(EPVC1RCTL);
292 reg32 &= 0xffffff01;
293 reg32 |= (1 << 7);
294 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000295
Stefan Reinauer278534d2008-10-29 04:51:07 +0000296 EPBAR32(PORTARB + 0x00) = 0x01000001;
297 EPBAR32(PORTARB + 0x04) = 0x00040000;
298 EPBAR32(PORTARB + 0x08) = 0x00001000;
299 EPBAR32(PORTARB + 0x0c) = 0x00000040;
300 EPBAR32(PORTARB + 0x10) = 0x01000001;
301 EPBAR32(PORTARB + 0x14) = 0x00040000;
302 EPBAR32(PORTARB + 0x18) = 0x00001000;
303 EPBAR32(PORTARB + 0x1c) = 0x00000040;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000304
Stefan Reinauer278534d2008-10-29 04:51:07 +0000305 EPBAR32(EPVC1RCTL) |= (1 << 16);
306 EPBAR32(EPVC1RCTL) |= (1 << 16);
307
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000308 printk(BIOS_DEBUG, "Loading port arbitration table ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000309 /* Loop until bit 0 becomes 0 */
310 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100311 while ((EPBAR16(EPVC1RSTS) & 1) && --timeout)
312 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000313 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000314 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000315 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000316 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000317
318 /* Now enable VC1 */
319 EPBAR32(EPVC1RCTL) |= (1 << 31);
320
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000321 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000322 /* Wait for VC1 negotiation pending */
323 timeout = 0x7fff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100324 while ((EPBAR16(EPVC1RSTS) & (1 << 1)) && --timeout)
325 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000326 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000327 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000328 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000329 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000330
331}
332
333static void ich7_setup_dmi_rcrb(void)
334{
335 u16 reg16;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000336 u32 reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000337
Stefan Reinauer278534d2008-10-29 04:51:07 +0000338 reg16 = RCBA16(LCTL);
339 reg16 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000340 reg16 |= 3;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000341 RCBA16(LCTL) = reg16;
342
343 RCBA32(V0CTL) = 0x80000001;
344 RCBA32(V1CAP) = 0x03128010;
345 RCBA32(ESD) = 0x00000810;
346 RCBA32(RP1D) = 0x01000003;
347 RCBA32(RP2D) = 0x02000002;
348 RCBA32(RP3D) = 0x03000002;
349 RCBA32(RP4D) = 0x04000002;
350 RCBA32(HDD) = 0x0f000003;
351 RCBA32(RP5D) = 0x05000002;
352
Stefan Reinauer30140a52009-03-11 16:20:39 +0000353 pci_write_config16(PCI_DEV(0, 0x1c, 0), 0x42, 0x0141);
354 pci_write_config16(PCI_DEV(0, 0x1c, 4), 0x42, 0x0141);
355 pci_write_config16(PCI_DEV(0, 0x1c, 5), 0x42, 0x0141);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000356
Stefan Reinauer30140a52009-03-11 16:20:39 +0000357 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
358 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
359
360 reg32 = RCBA32(V1CTL);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100361 reg32 &= ~((0x7f << 1) | (7 << 17) | (7 << 24));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000362 reg32 |= (0x40 << 1) | (4 << 17) | (1 << 24) | (1 << 31);
363 RCBA32(V1CTL) = reg32;
364
365 RCBA32(ESD) |= (2 << 16);
366
367 RCBA32(ULD) |= (1 << 24) | (1 << 16);
368
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800369 RCBA32(ULBA) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000370
371 RCBA32(RP1D) |= (2 << 16);
372 RCBA32(RP2D) |= (2 << 16);
373 RCBA32(RP3D) |= (2 << 16);
374 RCBA32(RP4D) |= (2 << 16);
375 RCBA32(HDD) |= (2 << 16);
376 RCBA32(RP5D) |= (2 << 16);
377 RCBA32(RP6D) |= (2 << 16);
378
379 RCBA32(LCAP) |= (3 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000380}
381
382static void i945_setup_dmi_rcrb(void)
383{
384 u32 reg32;
385 u32 timeout;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000386 int activate_aspm = 1; /* hardcode ASPM for now */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000387
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000388 printk(BIOS_DEBUG, "Setting up DMI RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000389
390 /* Virtual Channel 0 Configuration */
391 reg32 = DMIBAR32(DMIVC0RCTL0);
392 reg32 &= 0xffffff01;
393 DMIBAR32(DMIVC0RCTL0) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000394
Stefan Reinauer278534d2008-10-29 04:51:07 +0000395 reg32 = DMIBAR32(DMIPVCCAP1);
396 reg32 &= ~(7 << 0);
397 reg32 |= 1;
398 DMIBAR32(DMIPVCCAP1) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000399
Stefan Reinauer278534d2008-10-29 04:51:07 +0000400 reg32 = DMIBAR32(DMIVC1RCTL);
401 reg32 &= ~(7 << 24);
402 reg32 |= (1 << 24); /* NOTE: This ID must match ICH7 side */
403 DMIBAR32(DMIVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000404
Stefan Reinauer278534d2008-10-29 04:51:07 +0000405 reg32 = DMIBAR32(DMIVC1RCTL);
406 reg32 &= 0xffffff01;
407 reg32 |= (1 << 7);
408 DMIBAR32(DMIVC1RCTL) = reg32;
409
410 /* Now enable VC1 */
411 DMIBAR32(DMIVC1RCTL) |= (1 << 31);
412
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000413 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000414 /* Wait for VC1 negotiation pending */
415 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100416 while ((DMIBAR16(DMIVC1RSTS) & (1 << 1)) && --timeout)
417 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000418 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000419 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000420 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000421 printk(BIOS_DEBUG, "done..\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000422#if 1
423 /* Enable Active State Power Management (ASPM) L0 state */
424
425 reg32 = DMIBAR32(DMILCAP);
426 reg32 &= ~(7 << 12);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000427 reg32 |= (2 << 12);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000428
429 reg32 &= ~(7 << 15);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000430
Stefan Reinauer30140a52009-03-11 16:20:39 +0000431 reg32 |= (2 << 15);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000432 DMIBAR32(DMILCAP) = reg32;
433
434 reg32 = DMIBAR32(DMICC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000435 reg32 &= 0x00ffffff;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000436 reg32 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000437 reg32 |= (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000438 reg32 &= ~(3 << 20);
439 reg32 |= (1 << 20);
440
Stefan Reinauer278534d2008-10-29 04:51:07 +0000441 DMIBAR32(DMICC) = reg32;
442
Arthur Heymans70a8e342017-03-09 11:30:23 +0100443 if (activate_aspm)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000444 DMIBAR32(DMILCTL) |= (3 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000445#endif
446
447 /* Last but not least, some additional steps */
448 reg32 = MCHBAR32(FSBSNPCTL);
449 reg32 &= ~(0xff << 2);
450 reg32 |= (0xaa << 2);
451 MCHBAR32(FSBSNPCTL) = reg32;
452
453 DMIBAR32(0x2c) = 0x86000040;
454
455 reg32 = DMIBAR32(0x204);
456 reg32 &= ~0x3ff;
457#if 1
458 reg32 |= 0x13f; /* for x4 DMI only */
459#else
460 reg32 |= 0x1e4; /* for x2 DMI only */
461#endif
462 DMIBAR32(0x204) = reg32;
463
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300464 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000465 printk(BIOS_DEBUG, "Internal graphics: enabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000466 DMIBAR32(0x200) |= (1 << 21);
467 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000468 printk(BIOS_DEBUG, "Internal graphics: disabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000469 DMIBAR32(0x200) &= ~(1 << 21);
470 }
471
472 reg32 = DMIBAR32(0x204);
473 reg32 &= ~((1 << 11) | (1 << 10));
474 DMIBAR32(0x204) = reg32;
475
476 reg32 = DMIBAR32(0x204);
477 reg32 &= ~(0xff << 12);
478 reg32 |= (0x0d << 12);
479 DMIBAR32(0x204) = reg32;
480
481 DMIBAR32(DMICTL1) |= (3 << 24);
482
483 reg32 = DMIBAR32(0x200);
484 reg32 &= ~(0x3 << 26);
485 reg32 |= (0x02 << 26);
486 DMIBAR32(0x200) = reg32;
487
488 DMIBAR32(DMIDRCCFG) &= ~(1 << 31);
489 DMIBAR32(DMICTL2) |= (1 << 31);
490
491 if (i945_silicon_revision() >= 3) {
492 reg32 = DMIBAR32(0xec0);
493 reg32 &= 0x0fffffff;
494 reg32 |= (2 << 28);
495 DMIBAR32(0xec0) = reg32;
496
497 reg32 = DMIBAR32(0xed4);
498 reg32 &= 0x0fffffff;
499 reg32 |= (2 << 28);
500 DMIBAR32(0xed4) = reg32;
501
502 reg32 = DMIBAR32(0xee8);
503 reg32 &= 0x0fffffff;
504 reg32 |= (2 << 28);
505 DMIBAR32(0xee8) = reg32;
506
507 reg32 = DMIBAR32(0xefc);
508 reg32 &= 0x0fffffff;
509 reg32 |= (2 << 28);
510 DMIBAR32(0xefc) = reg32;
511 }
512
513 /* wait for bit toggle to 0 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000514 printk(BIOS_DEBUG, "Waiting for DMI hardware...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000515 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100516 while ((DMIBAR8(0x32) & (1 << 1)) && --timeout)
517 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000518 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000519 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000520 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000521 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000522
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000523 /* Clear Error Status Bits! */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000524 DMIBAR32(0x1c4) = 0xffffffff;
525 DMIBAR32(0x1d0) = 0xffffffff;
526 DMIBAR32(0x228) = 0xffffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000527
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000528 /* Program Read-Only Write-Once Registers */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000529 DMIBAR32(0x308) = DMIBAR32(0x308);
530 DMIBAR32(0x314) = DMIBAR32(0x314);
531 DMIBAR32(0x324) = DMIBAR32(0x324);
532 DMIBAR32(0x328) = DMIBAR32(0x328);
Elyes HAOUASd3fa7fa52019-01-24 11:47:27 +0100533 DMIBAR32(0x334) = DMIBAR32(0x334);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000534 DMIBAR32(0x338) = DMIBAR32(0x338);
535
Patrick Georgia341a772014-09-29 19:51:21 +0200536 if (i945_silicon_revision() == 1 && (MCHBAR8(DFT_STRAP1) & (1 << 5))) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000537 if ((MCHBAR32(0x214) & 0xf) != 0x3) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000538 printk(BIOS_INFO, "DMI link requires A1 stepping workaround. Rebooting.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000539 reg32 = DMIBAR32(0x224);
540 reg32 &= ~(7 << 0);
541 reg32 |= (3 << 0);
542 DMIBAR32(0x224) = reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000543 outb(0x06, 0xcf9);
Patrick Georgi546953c2014-11-29 10:38:17 +0100544 halt(); /* wait for reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000545 }
546 }
547}
548
549static void i945_setup_pci_express_x16(void)
550{
551 u32 timeout;
552 u32 reg32;
553 u16 reg16;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000554
Stefan Reinauer30140a52009-03-11 16:20:39 +0000555 u8 reg8;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000556
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000557 printk(BIOS_DEBUG, "Enabling PCI Express x16 Link\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000558
559 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
560 reg16 |= DEVEN_D1F0;
561 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
562
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100563 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGCC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000564 reg32 &= ~(1 << 8);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100565 pci_write_config32(PCI_DEV(0, 0x01, 0), PEGCC, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000566
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000567 /* We have no success with querying the usual PCIe registers
568 * for link setup success on the i945. Hence we assign a temporary
569 * PCI bus 0x0a and check whether we find a device on 0:a.0
570 */
571
572 /* First we reset the secondary bus */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100573 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000574 reg16 |= (1 << 6); /* SRESET */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100575 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000576 /* Read back and clear reset bit. */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100577 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000578 reg16 &= ~(1 << 6); /* SRESET */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100579 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000580
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100581 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), SLOTSTS);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000582 printk(BIOS_DEBUG, "SLOTSTS: %04x\n", reg16);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100583 if (!(reg16 & 0x48))
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000584 goto disable_pciexpress_x16_link;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000585 reg16 |= (1 << 4) | (1 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100586 pci_write_config16(PCI_DEV(0, 0x01, 0), SLOTSTS, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000587
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100588 pci_write_config8(PCI_DEV(0, 0x01, 0), SBUSN1, 0x00);
589 pci_write_config8(PCI_DEV(0, 0x01, 0), SUBUSN1, 0x00);
590 pci_write_config8(PCI_DEV(0, 0x01, 0), SBUSN1, 0x0a);
591 pci_write_config8(PCI_DEV(0, 0x01, 0), SUBUSN1, 0x0a);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000592
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300593 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000594 reg32 &= ~(1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300595 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000596
Arthur Heymans70a8e342017-03-09 11:30:23 +0100597 MCHBAR16(UPMC1) &= ~((1 << 5) | (1 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000598
Martin Roth128c1042016-11-18 09:29:03 -0700599 /* Initialize PEG_CAP */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100600 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), PEG_CAP);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000601 reg16 |= (1 << 8);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100602 pci_write_config16(PCI_DEV(0, 0x01, 0), PEG_CAP, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000603
604 /* Setup SLOTCAP */
605 /* TODO: These values are mainboard dependent and should
Uwe Hermann607614d2010-11-18 20:12:13 +0000606 * be set from devicetree.cb.
Stefan Reinauer30140a52009-03-11 16:20:39 +0000607 */
608 /* NOTE: SLOTCAP becomes RO after the first write! */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100609 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), SLOTCAP);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000610 reg32 &= 0x0007ffff;
611
612 reg32 &= 0xfffe007f;
613
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100614 pci_write_config32(PCI_DEV(0, 0x01, 0), SLOTCAP, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000615
616 /* Wait for training to succeed */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000617 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000618 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100619 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
620 && --timeout)
621 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000622
623 reg32 = pci_read_config32(PCI_DEV(0x0a, 0x0, 0), 0);
624 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000625 printk(BIOS_DEBUG, " Detected PCIe device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000626 reg32 & 0xffff, reg32 >> 16);
627 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000628 printk(BIOS_DEBUG, " timeout!\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000629
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000630 printk(BIOS_DEBUG, "Restrain PCIe port to x1\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000631
Patrick Georgid3060ed2014-08-10 15:19:45 +0200632 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000633 reg32 &= ~(0xf << 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100634 reg32 |= 1;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200635 pci_write_config32(PCI_DEV(0, 0x01, 0), PEGSTS, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000636
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100637 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000638
639 reg16 |= (1 << 6);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100640 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000641 reg16 &= ~(1 << 6);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100642 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000643
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000644 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000645 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100646 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
647 && --timeout)
648 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000649
650 reg32 = pci_read_config32(PCI_DEV(0xa, 0x00, 0), 0);
651 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000652 printk(BIOS_DEBUG, " Detected PCIe x1 device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000653 reg32 & 0xffff, reg32 >> 16);
654 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000655 printk(BIOS_DEBUG, " timeout!\n");
656 printk(BIOS_DEBUG, "Disabling PCIe x16 port completely.\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000657 goto disable_pciexpress_x16_link;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000658 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000659 }
660
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300661 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xb2);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000662 reg16 >>= 4;
663 reg16 &= 0x3f;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000664 /* reg16 == 1 -> x1; reg16 == 16 -> x16 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000665 printk(BIOS_DEBUG, "PCIe x%d link training succeeded.\n", reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000666
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100667 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGTC);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000668 reg32 &= 0xfffffc00; /* clear [9:0] */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100669 if (reg16 == 1)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000670 reg32 |= 0x32b;
671 // TODO
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100672 /* pci_write_config32(PCI_DEV(0, 0x01, 0), PEGTC, reg32); */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100673 else if (reg16 == 16)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000674 reg32 |= 0x0f4;
675 // TODO
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100676 /* pci_write_config32(PCI_DEV(0, 0x01, 0), PEGTC, reg32); */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000677
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000678 reg32 = (pci_read_config32(PCI_DEV(0xa, 0, 0), 0x8) >> 8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000679 printk(BIOS_DEBUG, "PCIe device class: %06x\n", reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000680 if (reg32 == 0x030000) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000681 printk(BIOS_DEBUG, "PCIe device is VGA. Disabling IGD.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000682 reg16 = (1 << 1);
Elyes HAOUASef20ecc2018-10-04 13:50:14 +0200683 pci_write_config16(PCI_DEV(0, 0x0, 0), GGC, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000684
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300685 reg32 = pci_read_config32(PCI_DEV(0, 0x0, 0), DEVEN);
686 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
687 pci_write_config32(PCI_DEV(0, 0x0, 0), DEVEN, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000688
689 /* Set VGA enable bit in PCIe bridge */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100690 reg16 = pci_read_config16(PCI_DEV(0, 0x1, 0), BCTRL1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000691 reg16 |= (1 << 3);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100692 pci_write_config16(PCI_DEV(0, 0x1, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000693 }
694
Stefan Reinauer30140a52009-03-11 16:20:39 +0000695 /* Enable GPEs */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100696 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEG_LC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000697 reg32 |= (1 << 2) | (1 << 1) | (1 << 0); /* PMEGPE, HPGPE, GENGPE */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100698 pci_write_config32(PCI_DEV(0, 0x01, 0), PEG_LC, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000699
700 /* Virtual Channel Configuration: Only VC0 on PCIe x16 */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100701 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), VC0RCTL);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000702 reg32 &= 0xffffff01;
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100703 pci_write_config32(PCI_DEV(0, 0x01, 0), VC0RCTL, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000704
705 /* Extended VC count */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100706 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PVCCAP1);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000707 reg32 &= ~(7 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100708 pci_write_config32(PCI_DEV(0, 0x01, 0), PVCCAP1, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000709
710 /* Active State Power Management ASPM */
711
712 /* TODO */
713
714 /* Clear error bits */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100715 pci_write_config16(PCI_DEV(0, 0x01, 0), PCISTS1, 0xffff);
716 pci_write_config16(PCI_DEV(0, 0x01, 0), SSTS1, 0xffff);
717 pci_write_config16(PCI_DEV(0, 0x01, 0), DSTS, 0xffff);
718 pci_write_config32(PCI_DEV(0, 0x01, 0), UESTS, 0xffffffff);
719 pci_write_config32(PCI_DEV(0, 0x01, 0), CESTS, 0xffffffff);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300720 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x1f0, 0xffffffff);
721 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x228, 0xffffffff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000722
723 /* Program R/WO registers */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300724 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x308);
725 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x308, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000726
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300727 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x314);
728 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x314, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000729
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300730 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x324);
731 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x324, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000732
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300733 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x328);
734 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x328, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000735
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100736 reg8 = pci_read_config8(PCI_DEV(0, 0x01, 0), SLOTCAP);
737 pci_write_config8(PCI_DEV(0, 0x01, 0), SLOTCAP, reg8);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000738
739 /* Additional PCIe graphics setup */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300740 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000741 reg32 |= (3 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300742 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000743
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300744 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000745 reg32 |= (3 << 24);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300746 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000747
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300748 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000749 reg32 |= (1 << 5);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300750 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000751
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300752 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x200);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000753 reg32 &= ~(3 << 26);
754 reg32 |= (2 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300755 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x200, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000756
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300757 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100758 if (i945_silicon_revision() >= 2)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000759 reg32 |= (1 << 12);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100760 else
Stefan Reinauer30140a52009-03-11 16:20:39 +0000761 reg32 &= ~(1 << 12);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300762 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000763
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300764 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xeb4);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000765 reg32 &= ~(1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300766 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xeb4, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000767
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300768 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xfc);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000769 reg32 |= (1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300770 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xfc, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000771
772 if (i945_silicon_revision() >= 3) {
773 static const u32 reglist[] = {
774 0xec0, 0xed4, 0xee8, 0xefc, 0xf10, 0xf24,
775 0xf38, 0xf4c, 0xf60, 0xf74, 0xf88, 0xf9c,
776 0xfb0, 0xfc4, 0xfd8, 0xfec
777 };
778
779 int i;
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200780 for (i = 0; i < ARRAY_SIZE(reglist); i++) {
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300781 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), reglist[i]);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000782 reg32 &= 0x0fffffff;
783 reg32 |= (2 << 28);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300784 pci_write_config32(PCI_DEV(0, 0x01, 0), reglist[i], reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000785 }
786 }
787
Arthur Heymans70a8e342017-03-09 11:30:23 +0100788 if (i945_silicon_revision() <= 2) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000789 /* Set voltage specific parameters */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300790 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000791 reg32 &= (0xf << 4); /* Default case 1.05V */
Patrick Georgi3cb86de2014-09-29 20:42:33 +0200792 if ((MCHBAR32(DFT_STRAP1) & (1 << 20)) == 0) { /* 1.50V */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000793 reg32 |= (7 << 4);
794 }
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300795 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000796 }
797
798 return;
799
800disable_pciexpress_x16_link:
Stefan Reinauer278534d2008-10-29 04:51:07 +0000801 /* For now we just disable the x16 link */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000802 printk(BIOS_DEBUG, "Disabling PCI Express x16 Link\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000803
804 MCHBAR16(UPMC1) |= (1 << 5) | (1 << 0);
805
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300806 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000807 reg16 |= (1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300808 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000809
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300810 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000811 reg32 |= (1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300812 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000813
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300814 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000815 reg16 &= ~(1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300816 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000817
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000818 printk(BIOS_DEBUG, "Wait for link to enter detect state... ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000819 timeout = 0x7fffff;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200820 for (reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100821 (reg32 & 0x000f0000) && --timeout;)
822 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000823 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000824 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000825 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000826 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000827
828 /* Finally: Disable the PCI config header */
829 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
830 reg16 &= ~DEVEN_D1F0;
831 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
832}
833
834static void i945_setup_root_complex_topology(void)
835{
836 u32 reg32;
837
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000838 printk(BIOS_DEBUG, "Setting up Root Complex Topology\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000839 /* Egress Port Root Topology */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000840
Stefan Reinauer278534d2008-10-29 04:51:07 +0000841 reg32 = EPBAR32(EPESD);
842 reg32 &= 0xff00ffff;
843 reg32 |= (1 << 16);
844 EPBAR32(EPESD) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000845
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000846 EPBAR32(EPLE1D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000847
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800848 EPBAR32(EPLE1A) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000849
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000850 EPBAR32(EPLE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000851
852 /* DMI Port Root Topology */
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000853
Stefan Reinauer278534d2008-10-29 04:51:07 +0000854 reg32 = DMIBAR32(DMILE1D);
855 reg32 &= 0x00ffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000856
Stefan Reinauer278534d2008-10-29 04:51:07 +0000857 reg32 &= 0xff00ffff;
858 reg32 |= (2 << 16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000859
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000860 reg32 |= (1 << 0);
861 DMIBAR32(DMILE1D) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000862
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800863 DMIBAR32(DMILE1A) = (uintptr_t)DEFAULT_RCBA;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000864
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000865 DMIBAR32(DMILE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000866
867 DMIBAR32(DMILE2A) = DEFAULT_EPBAR;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000868
869 /* PCI Express x16 Port Root Topology */
870 if (pci_read_config8(PCI_DEV(0, 0x00, 0), DEVEN) & DEVEN_D1F0) {
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100871 pci_write_config32(PCI_DEV(0, 0x01, 0), LE1A, DEFAULT_EPBAR);
872 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), LE1D);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000873 reg32 |= (1 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100874 pci_write_config32(PCI_DEV(0, 0x01, 0), LE1D, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000875 }
876}
877
878static void ich7_setup_root_complex_topology(void)
879{
880 RCBA32(0x104) = 0x00000802;
881 RCBA32(0x110) = 0x00000001;
882 RCBA32(0x114) = 0x00000000;
883 RCBA32(0x118) = 0x00000000;
884}
885
886static void ich7_setup_pci_express(void)
887{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000888 RCBA32(CG) |= (1 << 0);
889
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000890 /* Initialize slot power limit for root ports */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000891 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0x54, 0x00000060);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000892#if 0
893 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
894 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
895#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000896
897 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0xd8, 0x00110000);
898}
899
Patrick Georgid0835952010-10-05 09:07:10 +0000900void i945_early_initialization(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000901{
902 /* Print some chipset specific information */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000903 switch (pci_read_config32(PCI_DEV(0, 0x00, 0), 0)) {
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000904 case 0x27708086: /* 82945G/GZ/GC/P/PL */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000905 i945_detect_chipset();
906 break;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000907 case 0x27a08086: /* 945GME/GSE */
908 case 0x27ac8086: /* 945GM/PM/GMS/GU/GT, 943/940GML */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000909 i945m_detect_chipset();
910 break;
911 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000912
913 /* Setup all BARs required for early PCIe and raminit */
914 i945_setup_bars();
915
916 /* Change port80 to LPC */
917 RCBA32(GCS) &= (~0x04);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000918
919 /* Just do it that way */
920 RCBA32(0x2010) |= (1 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000921}
922
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200923static void i945_prepare_resume(int s3resume)
924{
925 int cbmem_was_initted;
926
927 cbmem_was_initted = !cbmem_recovery(s3resume);
928
Kyösti Mälkki81830252016-06-25 11:40:00 +0300929 romstage_handoff_init(cbmem_was_initted && s3resume);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200930}
931
932void i945_late_initialization(int s3resume)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000933{
934 i945_setup_egress_port();
935
936 ich7_setup_root_complex_topology();
937
938 ich7_setup_pci_express();
939
940 ich7_setup_dmi_rcrb();
941
942 i945_setup_dmi_rcrb();
943
Julius Wernercd49cce2019-03-05 16:53:33 -0800944 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Arthur Heymans2f6b52e2017-03-02 23:51:09 +0100945 i945_setup_pci_express_x16();
Stefan Reinauer278534d2008-10-29 04:51:07 +0000946
947 i945_setup_root_complex_topology();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200948
Julius Wernercd49cce2019-03-05 16:53:33 -0800949#if !CONFIG(HAVE_ACPI_RESUME)
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200950#if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
Julius Wernercd49cce2019-03-05 16:53:33 -0800951#if CONFIG(DEBUG_RAM_SETUP)
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200952 sdram_dump_mchbar_registers();
953
954 {
955 /* This will not work if TSEG is in place! */
Paul Menzel9d3e1312014-06-05 08:50:17 +0200956 u32 tom = pci_read_config32(PCI_DEV(0, 2, 0), BSM);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200957
958 printk(BIOS_DEBUG, "TOM: 0x%08x\n", tom);
959 ram_check(0x00000000, 0x000a0000);
960 ram_check(0x00100000, tom);
961 }
962#endif
963#endif
964#endif
965
966 MCHBAR16(SSKPD) = 0xCAFE;
967
968 i945_prepare_resume(s3resume);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000969}