blob: 08dd6752d6573a1b4a77a7bc3b21f3ee45028c6d [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauerbf264e92010-05-14 19:09:20 +00004 * Copyright (C) 2007-2010 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
Patrick Georgid0835952010-10-05 09:07:10 +000016#include <stdint.h>
17#include <stdlib.h>
18#include <console/console.h>
19#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Patrick Georgid0835952010-10-05 09:07:10 +000021#include <device/pci_def.h>
Vladimir Serbinenko55601882014-10-15 20:17:51 +020022#include <cbmem.h>
Patrick Georgi546953c2014-11-29 10:38:17 +010023#include <halt.h>
Kyösti Mälkki81830252016-06-25 11:40:00 +030024#include <romstage_handoff.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000025#include "i945.h"
Arthur Heymans874a8f92016-05-19 16:06:09 +020026#include <pc80/mc146818rtc.h>
Arthur Heymans62902ca2016-11-29 14:13:43 +010027#include <southbridge/intel/common/gpio.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000028
Patrick Georgid0835952010-10-05 09:07:10 +000029int i945_silicon_revision(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000030{
Stefan Reinauer779b3e32008-11-10 15:43:37 +000031 return pci_read_config8(PCI_DEV(0, 0x00, 0), PCI_CLASS_REVISION);
Stefan Reinauer278534d2008-10-29 04:51:07 +000032}
33
Stefan Reinauer71a3d962009-07-21 21:44:24 +000034static void i945m_detect_chipset(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000035{
36 u8 reg8;
37
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000038 printk(BIOS_INFO, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000039 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) & 0x70) >> 4;
40 switch (reg8) {
41 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000042 printk(BIOS_INFO, "Mobile Intel(R) 82945GM/GME Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000043 break;
44 case 2:
Stefan Reinauer7981b942011-04-01 22:33:25 +020045 printk(BIOS_INFO, "Mobile Intel(R) 82945GMS/GU/GSE Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000046 break;
47 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000048 printk(BIOS_INFO, "Mobile Intel(R) 82945PM Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000049 break;
50 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000051 printk(BIOS_INFO, "Intel(R) 82945GT Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000052 break;
53 case 6:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000054 printk(BIOS_INFO, "Mobile Intel(R) 82943/82940GML Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000055 break;
56 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000057 printk(BIOS_INFO, "Unknown (%02x)", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000058 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000059 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000060
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000061 printk(BIOS_DEBUG, "(G)MCH capable of up to FSB ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000062 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe3) & 0xe0) >> 5;
63 switch (reg8) {
64 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000065 printk(BIOS_DEBUG, "800 MHz"); /* According to 965 spec */
Stefan Reinauer278534d2008-10-29 04:51:07 +000066 break;
67 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000068 printk(BIOS_DEBUG, "667 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000069 break;
70 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000071 printk(BIOS_DEBUG, "533 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000072 break;
73 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000074 printk(BIOS_DEBUG, "N/A MHz (%02x)", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000075 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000076 printk(BIOS_DEBUG, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000077
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000078 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000079 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
80 switch (reg8) {
81 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000082 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer278534d2008-10-29 04:51:07 +000083 break;
84 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000085 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer278534d2008-10-29 04:51:07 +000086 break;
87 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000088 printk(BIOS_DEBUG, "DDR2-400");
Stefan Reinauer278534d2008-10-29 04:51:07 +000089 break;
90 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000091 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000092 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000093 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010094
Julius Wernercd49cce2019-03-05 16:53:33 -080095 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010096 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000097}
98
Stefan Reinauer71a3d962009-07-21 21:44:24 +000099static void i945_detect_chipset(void)
100{
101 u8 reg8;
102
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000103 printk(BIOS_INFO, "\nIntel(R) ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000104
105 reg8 = ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) >> 5) & 4) | ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) >> 4) & 3);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000106 switch (reg8) {
107 case 0:
108 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000109 printk(BIOS_INFO, "82945G");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000110 break;
111 case 2:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000112 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000113 printk(BIOS_INFO, "82945P");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000114 break;
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000115 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000116 printk(BIOS_INFO, "82945GC");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000117 break;
118 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000119 printk(BIOS_INFO, "82945GZ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000120 break;
121 case 6:
122 case 7:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000123 printk(BIOS_INFO, "82945PL");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000124 break;
125 default:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000126 break;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000127 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000128 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000129
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000130 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000131 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
132 switch (reg8) {
133 case 0:
Elyes HAOUAS5db94502016-10-30 18:30:21 +0100134 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000135 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000136 break;
137 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000138 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000139 break;
140 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000141 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000142 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000143 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100144
Julius Wernercd49cce2019-03-05 16:53:33 -0800145 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100146 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000147}
148
Stefan Reinauer278534d2008-10-29 04:51:07 +0000149static void i945_setup_bars(void)
150{
Arthur Heymans874a8f92016-05-19 16:06:09 +0200151 u8 reg8, gfxsize;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000152
153 /* As of now, we don't have all the A0 workarounds implemented */
154 if (i945_silicon_revision() == 0)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000155 printk(BIOS_INFO, "Warning: i945 silicon revision A0 might not work correctly.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000156
157 /* Setting up Southbridge. In the northbridge code. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000158 printk(BIOS_DEBUG, "Setting up static southbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000159
160 pci_write_config32(PCI_DEV(0, 0x1f, 0), PMBASE, DEFAULT_PMBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100161 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x44, 0x80); /* ACPI_CNTL: Enable ACPI BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000162
163 pci_write_config32(PCI_DEV(0, 0x1f, 0), GPIOBASE, DEFAULT_GPIOBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100164 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x4c, 0x10); /* GC: Enable GPIOs */
Arthur Heymans62902ca2016-11-29 14:13:43 +0100165 setup_pch_gpios(&mainboard_gpio_map);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000166 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000167
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000168 printk(BIOS_DEBUG, "Disabling Watchdog reboot...");
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000169 RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000170 outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
Nico Huber0b80bd12017-09-09 19:46:44 +0200171 outw((1 << 3), DEFAULT_PMBASE | 0x60 | 0x04); /* clear timeout */
172 outw((1 << 1), DEFAULT_PMBASE | 0x60 | 0x06); /* clear 2nd timeout */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000173 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000174
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000175 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000176 /* Set up all hardcoded northbridge BARs */
177 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800178 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
179 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000180 pci_write_config32(PCI_DEV(0, 0x00, 0), X60BAR, DEFAULT_X60BAR | 1);
181
Arthur Heymans874a8f92016-05-19 16:06:09 +0200182 /* vram size from cmos option */
183 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS)
184 gfxsize = 2; /* 2 for 8MB */
185 /* make sure no invalid setting is used */
186 if (gfxsize > 6)
187 gfxsize = 2;
188 pci_write_config16(PCI_DEV(0, 0x00, 0), GGC, ((gfxsize + 1) << 4));
Arthur Heymansd522db02018-08-06 15:50:54 +0200189 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
190 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
Arthur Heymanse07df9d2018-04-09 22:03:21 +0200191 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), ESMRAMC);
192 reg8 &= ~0x7;
Arthur Heymansd522db02018-08-06 15:50:54 +0200193 reg8 |= (1 << 1) | (1 << 0); /* 2M and TSEG_Enable */
Arthur Heymanse07df9d2018-04-09 22:03:21 +0200194 pci_write_config8(PCI_DEV(0, 0, 0), ESMRAMC, reg8);
195
Stefan Reinauer278534d2008-10-29 04:51:07 +0000196 /* Set C0000-FFFFF to access RAM on both reads and writes */
197 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
198 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
199 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
200 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
201 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
202 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
203 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
204
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000205 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000206
207 /* Wait for MCH BAR to come up */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000208 printk(BIOS_DEBUG, "Waiting for MCHBAR to come up...");
Elyes HAOUASa3ea1e42014-11-27 13:23:32 +0100209 if ((pci_read_config32(PCI_DEV(0, 0x00, 0), 0xe4) & 0x20000) == 0x00) { /* Bit 49 of CAPID0 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000210 do {
211 reg8 = *(volatile u8 *)0xfed40000;
212 } while (!(reg8 & 0x80));
213 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000214 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000215}
216
217static void i945_setup_egress_port(void)
218{
219 u32 reg32;
220 u32 timeout;
221
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000222 printk(BIOS_DEBUG, "Setting up Egress Port RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000223
224 /* Egress Port Virtual Channel 0 Configuration */
225
226 /* map only TC0 to VC0 */
227 reg32 = EPBAR32(EPVC0RCTL);
228 reg32 &= 0xffffff01;
229 EPBAR32(EPVC0RCTL) = reg32;
230
Stefan Reinauer278534d2008-10-29 04:51:07 +0000231 reg32 = EPBAR32(EPPVCCAP1);
232 reg32 &= ~(7 << 0);
233 reg32 |= 1;
234 EPBAR32(EPPVCCAP1) = reg32;
235
236 /* Egress Port Virtual Channel 1 Configuration */
237 reg32 = EPBAR32(0x2c);
238 reg32 &= 0xffffff00;
Julius Wernercd49cce2019-03-05 16:53:33 -0800239 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100240 if ((MCHBAR32(CLKCFG) & 7) == 0)
241 reg32 |= 0x1a; /* 1067MHz */
242 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000243 if ((MCHBAR32(CLKCFG) & 7) == 1)
244 reg32 |= 0x0d; /* 533MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100245 if ((MCHBAR32(CLKCFG) & 7) == 2)
246 reg32 |= 0x14; /* 800MHz */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000247 if ((MCHBAR32(CLKCFG) & 7) == 3)
248 reg32 |= 0x10; /* 667MHz */
249 EPBAR32(0x2c) = reg32;
250
251 EPBAR32(EPVC1MTS) = 0x0a0a0a0a;
252
253 reg32 = EPBAR32(EPVC1RCAP);
254 reg32 &= ~(0x7f << 16);
255 reg32 |= (0x0a << 16);
256 EPBAR32(EPVC1RCAP) = reg32;
257
Julius Wernercd49cce2019-03-05 16:53:33 -0800258 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100259 if ((MCHBAR32(CLKCFG) & 7) == 0) { /* 1067MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100260 EPBAR32(EPVC1IST + 0) = 0x01380138;
261 EPBAR32(EPVC1IST + 4) = 0x01380138;
262 }
263 }
264
Stefan Reinauer278534d2008-10-29 04:51:07 +0000265 if ((MCHBAR32(CLKCFG) & 7) == 1) { /* 533MHz */
266 EPBAR32(EPVC1IST + 0) = 0x009c009c;
267 EPBAR32(EPVC1IST + 4) = 0x009c009c;
268 }
269
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100270 if ((MCHBAR32(CLKCFG) & 7) == 2) { /* 800MHz */
271 EPBAR32(EPVC1IST + 0) = 0x00f000f0;
272 EPBAR32(EPVC1IST + 4) = 0x00f000f0;
273 }
274
Stefan Reinauer278534d2008-10-29 04:51:07 +0000275 if ((MCHBAR32(CLKCFG) & 7) == 3) { /* 667MHz */
276 EPBAR32(EPVC1IST + 0) = 0x00c000c0;
277 EPBAR32(EPVC1IST + 4) = 0x00c000c0;
278 }
279
280 /* Is internal graphics enabled? */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100281 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1))
Stefan Reinauer278534d2008-10-29 04:51:07 +0000282 MCHBAR32(MMARB1) |= (1 << 17);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000283
284 /* Assign Virtual Channel ID 1 to VC1 */
285 reg32 = EPBAR32(EPVC1RCTL);
286 reg32 &= ~(7 << 24);
287 reg32 |= (1 << 24);
288 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000289
Stefan Reinauer278534d2008-10-29 04:51:07 +0000290 reg32 = EPBAR32(EPVC1RCTL);
291 reg32 &= 0xffffff01;
292 reg32 |= (1 << 7);
293 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000294
Stefan Reinauer278534d2008-10-29 04:51:07 +0000295 EPBAR32(PORTARB + 0x00) = 0x01000001;
296 EPBAR32(PORTARB + 0x04) = 0x00040000;
297 EPBAR32(PORTARB + 0x08) = 0x00001000;
298 EPBAR32(PORTARB + 0x0c) = 0x00000040;
299 EPBAR32(PORTARB + 0x10) = 0x01000001;
300 EPBAR32(PORTARB + 0x14) = 0x00040000;
301 EPBAR32(PORTARB + 0x18) = 0x00001000;
302 EPBAR32(PORTARB + 0x1c) = 0x00000040;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000303
Stefan Reinauer278534d2008-10-29 04:51:07 +0000304 EPBAR32(EPVC1RCTL) |= (1 << 16);
305 EPBAR32(EPVC1RCTL) |= (1 << 16);
306
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000307 printk(BIOS_DEBUG, "Loading port arbitration table ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000308 /* Loop until bit 0 becomes 0 */
309 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100310 while ((EPBAR16(EPVC1RSTS) & 1) && --timeout)
311 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000312 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000313 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000314 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000315 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000316
317 /* Now enable VC1 */
318 EPBAR32(EPVC1RCTL) |= (1 << 31);
319
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000320 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000321 /* Wait for VC1 negotiation pending */
322 timeout = 0x7fff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100323 while ((EPBAR16(EPVC1RSTS) & (1 << 1)) && --timeout)
324 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000325 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000326 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000327 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000328 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000329
330}
331
332static void ich7_setup_dmi_rcrb(void)
333{
334 u16 reg16;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000335 u32 reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000336
Stefan Reinauer278534d2008-10-29 04:51:07 +0000337 reg16 = RCBA16(LCTL);
338 reg16 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000339 reg16 |= 3;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000340 RCBA16(LCTL) = reg16;
341
342 RCBA32(V0CTL) = 0x80000001;
343 RCBA32(V1CAP) = 0x03128010;
344 RCBA32(ESD) = 0x00000810;
345 RCBA32(RP1D) = 0x01000003;
346 RCBA32(RP2D) = 0x02000002;
347 RCBA32(RP3D) = 0x03000002;
348 RCBA32(RP4D) = 0x04000002;
349 RCBA32(HDD) = 0x0f000003;
350 RCBA32(RP5D) = 0x05000002;
351
Stefan Reinauer30140a52009-03-11 16:20:39 +0000352 pci_write_config16(PCI_DEV(0, 0x1c, 0), 0x42, 0x0141);
353 pci_write_config16(PCI_DEV(0, 0x1c, 4), 0x42, 0x0141);
354 pci_write_config16(PCI_DEV(0, 0x1c, 5), 0x42, 0x0141);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000355
Stefan Reinauer30140a52009-03-11 16:20:39 +0000356 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
357 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
358
359 reg32 = RCBA32(V1CTL);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100360 reg32 &= ~((0x7f << 1) | (7 << 17) | (7 << 24));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000361 reg32 |= (0x40 << 1) | (4 << 17) | (1 << 24) | (1 << 31);
362 RCBA32(V1CTL) = reg32;
363
364 RCBA32(ESD) |= (2 << 16);
365
366 RCBA32(ULD) |= (1 << 24) | (1 << 16);
367
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800368 RCBA32(ULBA) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000369
370 RCBA32(RP1D) |= (2 << 16);
371 RCBA32(RP2D) |= (2 << 16);
372 RCBA32(RP3D) |= (2 << 16);
373 RCBA32(RP4D) |= (2 << 16);
374 RCBA32(HDD) |= (2 << 16);
375 RCBA32(RP5D) |= (2 << 16);
376 RCBA32(RP6D) |= (2 << 16);
377
378 RCBA32(LCAP) |= (3 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000379}
380
381static void i945_setup_dmi_rcrb(void)
382{
383 u32 reg32;
384 u32 timeout;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000385 int activate_aspm = 1; /* hardcode ASPM for now */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000386
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000387 printk(BIOS_DEBUG, "Setting up DMI RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000388
389 /* Virtual Channel 0 Configuration */
390 reg32 = DMIBAR32(DMIVC0RCTL0);
391 reg32 &= 0xffffff01;
392 DMIBAR32(DMIVC0RCTL0) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000393
Stefan Reinauer278534d2008-10-29 04:51:07 +0000394 reg32 = DMIBAR32(DMIPVCCAP1);
395 reg32 &= ~(7 << 0);
396 reg32 |= 1;
397 DMIBAR32(DMIPVCCAP1) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000398
Stefan Reinauer278534d2008-10-29 04:51:07 +0000399 reg32 = DMIBAR32(DMIVC1RCTL);
400 reg32 &= ~(7 << 24);
401 reg32 |= (1 << 24); /* NOTE: This ID must match ICH7 side */
402 DMIBAR32(DMIVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000403
Stefan Reinauer278534d2008-10-29 04:51:07 +0000404 reg32 = DMIBAR32(DMIVC1RCTL);
405 reg32 &= 0xffffff01;
406 reg32 |= (1 << 7);
407 DMIBAR32(DMIVC1RCTL) = reg32;
408
409 /* Now enable VC1 */
410 DMIBAR32(DMIVC1RCTL) |= (1 << 31);
411
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000412 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000413 /* Wait for VC1 negotiation pending */
414 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100415 while ((DMIBAR16(DMIVC1RSTS) & (1 << 1)) && --timeout)
416 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000417 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000418 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000419 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000420 printk(BIOS_DEBUG, "done..\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000421#if 1
422 /* Enable Active State Power Management (ASPM) L0 state */
423
424 reg32 = DMIBAR32(DMILCAP);
425 reg32 &= ~(7 << 12);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000426 reg32 |= (2 << 12);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000427
428 reg32 &= ~(7 << 15);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000429
Stefan Reinauer30140a52009-03-11 16:20:39 +0000430 reg32 |= (2 << 15);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000431 DMIBAR32(DMILCAP) = reg32;
432
433 reg32 = DMIBAR32(DMICC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000434 reg32 &= 0x00ffffff;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000435 reg32 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000436 reg32 |= (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000437 reg32 &= ~(3 << 20);
438 reg32 |= (1 << 20);
439
Stefan Reinauer278534d2008-10-29 04:51:07 +0000440 DMIBAR32(DMICC) = reg32;
441
Arthur Heymans70a8e342017-03-09 11:30:23 +0100442 if (activate_aspm)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000443 DMIBAR32(DMILCTL) |= (3 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000444#endif
445
446 /* Last but not least, some additional steps */
447 reg32 = MCHBAR32(FSBSNPCTL);
448 reg32 &= ~(0xff << 2);
449 reg32 |= (0xaa << 2);
450 MCHBAR32(FSBSNPCTL) = reg32;
451
452 DMIBAR32(0x2c) = 0x86000040;
453
454 reg32 = DMIBAR32(0x204);
455 reg32 &= ~0x3ff;
456#if 1
457 reg32 |= 0x13f; /* for x4 DMI only */
458#else
459 reg32 |= 0x1e4; /* for x2 DMI only */
460#endif
461 DMIBAR32(0x204) = reg32;
462
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300463 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000464 printk(BIOS_DEBUG, "Internal graphics: enabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000465 DMIBAR32(0x200) |= (1 << 21);
466 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000467 printk(BIOS_DEBUG, "Internal graphics: disabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000468 DMIBAR32(0x200) &= ~(1 << 21);
469 }
470
471 reg32 = DMIBAR32(0x204);
472 reg32 &= ~((1 << 11) | (1 << 10));
473 DMIBAR32(0x204) = reg32;
474
475 reg32 = DMIBAR32(0x204);
476 reg32 &= ~(0xff << 12);
477 reg32 |= (0x0d << 12);
478 DMIBAR32(0x204) = reg32;
479
480 DMIBAR32(DMICTL1) |= (3 << 24);
481
482 reg32 = DMIBAR32(0x200);
483 reg32 &= ~(0x3 << 26);
484 reg32 |= (0x02 << 26);
485 DMIBAR32(0x200) = reg32;
486
487 DMIBAR32(DMIDRCCFG) &= ~(1 << 31);
488 DMIBAR32(DMICTL2) |= (1 << 31);
489
490 if (i945_silicon_revision() >= 3) {
491 reg32 = DMIBAR32(0xec0);
492 reg32 &= 0x0fffffff;
493 reg32 |= (2 << 28);
494 DMIBAR32(0xec0) = reg32;
495
496 reg32 = DMIBAR32(0xed4);
497 reg32 &= 0x0fffffff;
498 reg32 |= (2 << 28);
499 DMIBAR32(0xed4) = reg32;
500
501 reg32 = DMIBAR32(0xee8);
502 reg32 &= 0x0fffffff;
503 reg32 |= (2 << 28);
504 DMIBAR32(0xee8) = reg32;
505
506 reg32 = DMIBAR32(0xefc);
507 reg32 &= 0x0fffffff;
508 reg32 |= (2 << 28);
509 DMIBAR32(0xefc) = reg32;
510 }
511
512 /* wait for bit toggle to 0 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000513 printk(BIOS_DEBUG, "Waiting for DMI hardware...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000514 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100515 while ((DMIBAR8(0x32) & (1 << 1)) && --timeout)
516 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000517 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000518 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000519 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000520 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000521
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000522 /* Clear Error Status Bits! */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000523 DMIBAR32(0x1c4) = 0xffffffff;
524 DMIBAR32(0x1d0) = 0xffffffff;
525 DMIBAR32(0x228) = 0xffffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000526
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000527 /* Program Read-Only Write-Once Registers */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000528 DMIBAR32(0x308) = DMIBAR32(0x308);
529 DMIBAR32(0x314) = DMIBAR32(0x314);
530 DMIBAR32(0x324) = DMIBAR32(0x324);
531 DMIBAR32(0x328) = DMIBAR32(0x328);
Elyes HAOUASd3fa7fa52019-01-24 11:47:27 +0100532 DMIBAR32(0x334) = DMIBAR32(0x334);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000533 DMIBAR32(0x338) = DMIBAR32(0x338);
534
Patrick Georgia341a772014-09-29 19:51:21 +0200535 if (i945_silicon_revision() == 1 && (MCHBAR8(DFT_STRAP1) & (1 << 5))) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000536 if ((MCHBAR32(0x214) & 0xf) != 0x3) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000537 printk(BIOS_INFO, "DMI link requires A1 stepping workaround. Rebooting.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000538 reg32 = DMIBAR32(0x224);
539 reg32 &= ~(7 << 0);
540 reg32 |= (3 << 0);
541 DMIBAR32(0x224) = reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000542 outb(0x06, 0xcf9);
Patrick Georgi546953c2014-11-29 10:38:17 +0100543 halt(); /* wait for reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000544 }
545 }
546}
547
548static void i945_setup_pci_express_x16(void)
549{
550 u32 timeout;
551 u32 reg32;
552 u16 reg16;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000553
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000554 printk(BIOS_DEBUG, "Enabling PCI Express x16 Link\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000555
556 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
557 reg16 |= DEVEN_D1F0;
558 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
559
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100560 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGCC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000561 reg32 &= ~(1 << 8);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100562 pci_write_config32(PCI_DEV(0, 0x01, 0), PEGCC, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000563
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000564 /* We have no success with querying the usual PCIe registers
565 * for link setup success on the i945. Hence we assign a temporary
566 * PCI bus 0x0a and check whether we find a device on 0:a.0
567 */
568
569 /* First we reset the secondary bus */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100570 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000571 reg16 |= (1 << 6); /* SRESET */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100572 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000573 /* Read back and clear reset bit. */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100574 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000575 reg16 &= ~(1 << 6); /* SRESET */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100576 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000577
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100578 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), SLOTSTS);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000579 printk(BIOS_DEBUG, "SLOTSTS: %04x\n", reg16);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100580 if (!(reg16 & 0x48))
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000581 goto disable_pciexpress_x16_link;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000582 reg16 |= (1 << 4) | (1 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100583 pci_write_config16(PCI_DEV(0, 0x01, 0), SLOTSTS, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000584
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100585 pci_write_config8(PCI_DEV(0, 0x01, 0), SBUSN1, 0x00);
586 pci_write_config8(PCI_DEV(0, 0x01, 0), SUBUSN1, 0x00);
587 pci_write_config8(PCI_DEV(0, 0x01, 0), SBUSN1, 0x0a);
588 pci_write_config8(PCI_DEV(0, 0x01, 0), SUBUSN1, 0x0a);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000589
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300590 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000591 reg32 &= ~(1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300592 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000593
Arthur Heymans70a8e342017-03-09 11:30:23 +0100594 MCHBAR16(UPMC1) &= ~((1 << 5) | (1 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000595
Martin Roth128c1042016-11-18 09:29:03 -0700596 /* Initialize PEG_CAP */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100597 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), PEG_CAP);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000598 reg16 |= (1 << 8);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100599 pci_write_config16(PCI_DEV(0, 0x01, 0), PEG_CAP, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000600
601 /* Setup SLOTCAP */
602 /* TODO: These values are mainboard dependent and should
Uwe Hermann607614d2010-11-18 20:12:13 +0000603 * be set from devicetree.cb.
Stefan Reinauer30140a52009-03-11 16:20:39 +0000604 */
605 /* NOTE: SLOTCAP becomes RO after the first write! */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100606 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), SLOTCAP);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000607 reg32 &= 0x0007ffff;
608
609 reg32 &= 0xfffe007f;
610
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100611 pci_write_config32(PCI_DEV(0, 0x01, 0), SLOTCAP, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000612
613 /* Wait for training to succeed */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000614 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000615 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100616 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
617 && --timeout)
618 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000619
620 reg32 = pci_read_config32(PCI_DEV(0x0a, 0x0, 0), 0);
621 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000622 printk(BIOS_DEBUG, " Detected PCIe device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000623 reg32 & 0xffff, reg32 >> 16);
624 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000625 printk(BIOS_DEBUG, " timeout!\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000626
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000627 printk(BIOS_DEBUG, "Restrain PCIe port to x1\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000628
Patrick Georgid3060ed2014-08-10 15:19:45 +0200629 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000630 reg32 &= ~(0xf << 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100631 reg32 |= 1;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200632 pci_write_config32(PCI_DEV(0, 0x01, 0), PEGSTS, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000633
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100634 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000635
636 reg16 |= (1 << 6);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100637 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000638 reg16 &= ~(1 << 6);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100639 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000640
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000641 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000642 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100643 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
644 && --timeout)
645 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000646
647 reg32 = pci_read_config32(PCI_DEV(0xa, 0x00, 0), 0);
648 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000649 printk(BIOS_DEBUG, " Detected PCIe x1 device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000650 reg32 & 0xffff, reg32 >> 16);
651 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000652 printk(BIOS_DEBUG, " timeout!\n");
653 printk(BIOS_DEBUG, "Disabling PCIe x16 port completely.\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000654 goto disable_pciexpress_x16_link;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000655 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000656 }
657
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300658 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xb2);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000659 reg16 >>= 4;
660 reg16 &= 0x3f;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000661 /* reg16 == 1 -> x1; reg16 == 16 -> x16 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000662 printk(BIOS_DEBUG, "PCIe x%d link training succeeded.\n", reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000663
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100664 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGTC);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000665 reg32 &= 0xfffffc00; /* clear [9:0] */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100666 if (reg16 == 1)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000667 reg32 |= 0x32b;
668 // TODO
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100669 /* pci_write_config32(PCI_DEV(0, 0x01, 0), PEGTC, reg32); */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100670 else if (reg16 == 16)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000671 reg32 |= 0x0f4;
672 // TODO
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100673 /* pci_write_config32(PCI_DEV(0, 0x01, 0), PEGTC, reg32); */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000674
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000675 reg32 = (pci_read_config32(PCI_DEV(0xa, 0, 0), 0x8) >> 8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000676 printk(BIOS_DEBUG, "PCIe device class: %06x\n", reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000677 if (reg32 == 0x030000) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000678 printk(BIOS_DEBUG, "PCIe device is VGA. Disabling IGD.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000679 reg16 = (1 << 1);
Elyes HAOUASef20ecc2018-10-04 13:50:14 +0200680 pci_write_config16(PCI_DEV(0, 0x0, 0), GGC, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000681
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300682 reg32 = pci_read_config32(PCI_DEV(0, 0x0, 0), DEVEN);
683 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
684 pci_write_config32(PCI_DEV(0, 0x0, 0), DEVEN, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000685
686 /* Set VGA enable bit in PCIe bridge */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100687 reg16 = pci_read_config16(PCI_DEV(0, 0x1, 0), BCTRL1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000688 reg16 |= (1 << 3);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100689 pci_write_config16(PCI_DEV(0, 0x1, 0), BCTRL1, reg16);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000690 }
691
Stefan Reinauer30140a52009-03-11 16:20:39 +0000692 /* Enable GPEs */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100693 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEG_LC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000694 reg32 |= (1 << 2) | (1 << 1) | (1 << 0); /* PMEGPE, HPGPE, GENGPE */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100695 pci_write_config32(PCI_DEV(0, 0x01, 0), PEG_LC, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000696
697 /* Virtual Channel Configuration: Only VC0 on PCIe x16 */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100698 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), VC0RCTL);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000699 reg32 &= 0xffffff01;
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100700 pci_write_config32(PCI_DEV(0, 0x01, 0), VC0RCTL, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000701
702 /* Extended VC count */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100703 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PVCCAP1);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000704 reg32 &= ~(7 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100705 pci_write_config32(PCI_DEV(0, 0x01, 0), PVCCAP1, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000706
707 /* Active State Power Management ASPM */
708
709 /* TODO */
710
711 /* Clear error bits */
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100712 pci_write_config16(PCI_DEV(0, 0x01, 0), PCISTS1, 0xffff);
713 pci_write_config16(PCI_DEV(0, 0x01, 0), SSTS1, 0xffff);
714 pci_write_config16(PCI_DEV(0, 0x01, 0), DSTS, 0xffff);
715 pci_write_config32(PCI_DEV(0, 0x01, 0), UESTS, 0xffffffff);
716 pci_write_config32(PCI_DEV(0, 0x01, 0), CESTS, 0xffffffff);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300717 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x1f0, 0xffffffff);
718 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x228, 0xffffffff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000719
720 /* Program R/WO registers */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300721 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x308);
722 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x308, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000723
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300724 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x314);
725 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x314, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000726
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300727 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x324);
728 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x324, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000729
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300730 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x328);
731 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x328, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000732
Stefan Reinauer30140a52009-03-11 16:20:39 +0000733 /* Additional PCIe graphics setup */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300734 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000735 reg32 |= (3 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300736 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000737
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300738 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000739 reg32 |= (3 << 24);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300740 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000741
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300742 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000743 reg32 |= (1 << 5);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300744 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000745
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300746 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x200);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000747 reg32 &= ~(3 << 26);
748 reg32 |= (2 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300749 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x200, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000750
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300751 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100752 if (i945_silicon_revision() >= 2)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000753 reg32 |= (1 << 12);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100754 else
Stefan Reinauer30140a52009-03-11 16:20:39 +0000755 reg32 &= ~(1 << 12);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300756 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000757
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300758 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xeb4);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000759 reg32 &= ~(1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300760 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xeb4, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000761
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300762 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xfc);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000763 reg32 |= (1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300764 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xfc, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000765
766 if (i945_silicon_revision() >= 3) {
767 static const u32 reglist[] = {
768 0xec0, 0xed4, 0xee8, 0xefc, 0xf10, 0xf24,
769 0xf38, 0xf4c, 0xf60, 0xf74, 0xf88, 0xf9c,
770 0xfb0, 0xfc4, 0xfd8, 0xfec
771 };
772
773 int i;
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200774 for (i = 0; i < ARRAY_SIZE(reglist); i++) {
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300775 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), reglist[i]);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000776 reg32 &= 0x0fffffff;
777 reg32 |= (2 << 28);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300778 pci_write_config32(PCI_DEV(0, 0x01, 0), reglist[i], reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000779 }
780 }
781
Arthur Heymans70a8e342017-03-09 11:30:23 +0100782 if (i945_silicon_revision() <= 2) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000783 /* Set voltage specific parameters */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300784 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000785 reg32 &= (0xf << 4); /* Default case 1.05V */
Patrick Georgi3cb86de2014-09-29 20:42:33 +0200786 if ((MCHBAR32(DFT_STRAP1) & (1 << 20)) == 0) { /* 1.50V */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000787 reg32 |= (7 << 4);
788 }
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300789 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000790 }
791
792 return;
793
794disable_pciexpress_x16_link:
Stefan Reinauer278534d2008-10-29 04:51:07 +0000795 /* For now we just disable the x16 link */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000796 printk(BIOS_DEBUG, "Disabling PCI Express x16 Link\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000797
798 MCHBAR16(UPMC1) |= (1 << 5) | (1 << 0);
799
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300800 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000801 reg16 |= (1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300802 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000803
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300804 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000805 reg32 |= (1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300806 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000807
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300808 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000809 reg16 &= ~(1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300810 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000811
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000812 printk(BIOS_DEBUG, "Wait for link to enter detect state... ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000813 timeout = 0x7fffff;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200814 for (reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100815 (reg32 & 0x000f0000) && --timeout;)
816 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000817 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000818 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000819 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000820 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000821
822 /* Finally: Disable the PCI config header */
823 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
824 reg16 &= ~DEVEN_D1F0;
825 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
826}
827
828static void i945_setup_root_complex_topology(void)
829{
830 u32 reg32;
831
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000832 printk(BIOS_DEBUG, "Setting up Root Complex Topology\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000833 /* Egress Port Root Topology */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000834
Stefan Reinauer278534d2008-10-29 04:51:07 +0000835 reg32 = EPBAR32(EPESD);
836 reg32 &= 0xff00ffff;
837 reg32 |= (1 << 16);
838 EPBAR32(EPESD) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000839
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000840 EPBAR32(EPLE1D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000841
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800842 EPBAR32(EPLE1A) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000843
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000844 EPBAR32(EPLE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000845
846 /* DMI Port Root Topology */
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000847
Stefan Reinauer278534d2008-10-29 04:51:07 +0000848 reg32 = DMIBAR32(DMILE1D);
849 reg32 &= 0x00ffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000850
Stefan Reinauer278534d2008-10-29 04:51:07 +0000851 reg32 &= 0xff00ffff;
852 reg32 |= (2 << 16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000853
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000854 reg32 |= (1 << 0);
855 DMIBAR32(DMILE1D) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000856
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800857 DMIBAR32(DMILE1A) = (uintptr_t)DEFAULT_RCBA;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000858
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000859 DMIBAR32(DMILE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000860
861 DMIBAR32(DMILE2A) = DEFAULT_EPBAR;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000862
863 /* PCI Express x16 Port Root Topology */
864 if (pci_read_config8(PCI_DEV(0, 0x00, 0), DEVEN) & DEVEN_D1F0) {
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100865 pci_write_config32(PCI_DEV(0, 0x01, 0), LE1A, DEFAULT_EPBAR);
866 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), LE1D);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000867 reg32 |= (1 << 0);
Elyes HAOUASa6634f12018-11-24 10:26:04 +0100868 pci_write_config32(PCI_DEV(0, 0x01, 0), LE1D, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000869 }
870}
871
872static void ich7_setup_root_complex_topology(void)
873{
874 RCBA32(0x104) = 0x00000802;
875 RCBA32(0x110) = 0x00000001;
876 RCBA32(0x114) = 0x00000000;
877 RCBA32(0x118) = 0x00000000;
878}
879
880static void ich7_setup_pci_express(void)
881{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000882 RCBA32(CG) |= (1 << 0);
883
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000884 /* Initialize slot power limit for root ports */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000885 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0x54, 0x00000060);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000886#if 0
887 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
888 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
889#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000890
891 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0xd8, 0x00110000);
892}
893
Patrick Georgid0835952010-10-05 09:07:10 +0000894void i945_early_initialization(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000895{
896 /* Print some chipset specific information */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000897 switch (pci_read_config32(PCI_DEV(0, 0x00, 0), 0)) {
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000898 case 0x27708086: /* 82945G/GZ/GC/P/PL */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000899 i945_detect_chipset();
900 break;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000901 case 0x27a08086: /* 945GME/GSE */
902 case 0x27ac8086: /* 945GM/PM/GMS/GU/GT, 943/940GML */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000903 i945m_detect_chipset();
904 break;
905 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000906
907 /* Setup all BARs required for early PCIe and raminit */
908 i945_setup_bars();
909
910 /* Change port80 to LPC */
911 RCBA32(GCS) &= (~0x04);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000912
913 /* Just do it that way */
914 RCBA32(0x2010) |= (1 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000915}
916
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200917static void i945_prepare_resume(int s3resume)
918{
919 int cbmem_was_initted;
920
921 cbmem_was_initted = !cbmem_recovery(s3resume);
922
Kyösti Mälkki81830252016-06-25 11:40:00 +0300923 romstage_handoff_init(cbmem_was_initted && s3resume);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200924}
925
926void i945_late_initialization(int s3resume)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000927{
928 i945_setup_egress_port();
929
930 ich7_setup_root_complex_topology();
931
932 ich7_setup_pci_express();
933
934 ich7_setup_dmi_rcrb();
935
936 i945_setup_dmi_rcrb();
937
Julius Wernercd49cce2019-03-05 16:53:33 -0800938 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Arthur Heymans2f6b52e2017-03-02 23:51:09 +0100939 i945_setup_pci_express_x16();
Stefan Reinauer278534d2008-10-29 04:51:07 +0000940
941 i945_setup_root_complex_topology();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200942
Kyösti Mälkki346d2012019-03-23 10:07:16 +0200943 if (CONFIG(DEBUG_RAM_SETUP))
944 sdram_dump_mchbar_registers();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200945
946 MCHBAR16(SSKPD) = 0xCAFE;
947
948 i945_prepare_resume(s3resume);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000949}