blob: c0adcc3f50cc8fa0579c6c571a669deefb72a7d1 [file] [log] [blame]
Wonkyu Kim7e303582020-03-06 14:36:23 -08001chip soc/intel/tigerlake
2
Shaunak Sahad72cca02020-03-25 11:42:12 -07003 # GPE configuration
4 # Note that GPE events called out in ASL code rely on this
5 # route. i.e. If this route changes then the affected GPE
6 # offset bits also need to be changed.
7 register "pmc_gpe0_dw0" = "GPP_B"
Shaunak Sahab449b9c2020-08-23 21:35:21 -07008 register "pmc_gpe0_dw1" = "GPP_C"
9 register "pmc_gpe0_dw2" = "GPP_D"
Shaunak Sahad72cca02020-03-25 11:42:12 -070010
Jamie Ryu5a401ae2020-06-12 02:47:14 -070011 # Enable heci1 communication
12 register "HeciEnabled" = "1"
13
Wonkyu Kim7e303582020-03-06 14:36:23 -080014 # FSP configuration
15 register "SaGv" = "SaGv_Disabled"
Wonkyu Kim7e303582020-03-06 14:36:23 -080016
Cliff Huang3663fb32021-02-09 15:16:18 -080017 # CNVi BT enable/disable
18 register "CnviBtCore" = "true"
19
Wonkyu Kim7e303582020-03-06 14:36:23 -080020 register "usb2_ports[0]" = "USB2_PORT_MID(OC3)" # Type-C Port1
Bora Guvendik7377cda2020-08-28 10:50:47 -070021 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # M.2 WWAN
Jason Le2b341612020-08-27 15:16:32 -070022 register "usb2_ports[2]" = "USB2_PORT_MID(OC0)" # M.2 Bluetooth, USB3/2 Type A Port1
23 register "usb2_ports[3]" = "USB2_PORT_MID(OC3)" # USB3/2 Type A Port 1
Wonkyu Kim7e303582020-03-06 14:36:23 -080024 register "usb2_ports[4]" = "USB2_PORT_MID(OC3)" # Type-C Port2
Jason Le2b341612020-08-27 15:16:32 -070025 register "usb2_ports[5]" = "USB2_PORT_MID(OC3)" # Type-C Port3 / MECC
26 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Not used
27 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Not used
28 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Not used
Wonkyu Kim7e303582020-03-06 14:36:23 -080029 register "usb2_ports[9]" = "USB2_PORT_MID(OC3)" # CNVi/BT
30
31 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port1
32 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port2
Wonkyu Kim7e303582020-03-06 14:36:23 -080033 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC3)" # USB3/USB2 Flex Connector
34
Angel Ponse16692e2020-08-03 12:54:48 +020035 # CPU replacement check
36 register "CpuReplacementCheck" = "1"
Jamie Ryuef079c82020-06-24 15:55:10 -070037
Wonkyu Kim7e303582020-03-06 14:36:23 -080038 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
39 register "gen1_dec" = "0x00fc0801"
40 register "gen2_dec" = "0x000c0201"
41 # EC memory map range is 0x900-0x9ff
42 register "gen3_dec" = "0x00fc0901"
43
Wonkyu Kim7e303582020-03-06 14:36:23 -080044 register "PcieRpEnable[2]" = "1"
45 register "PcieRpEnable[3]" = "1"
46 register "PcieRpEnable[8]" = "1"
47 register "PcieRpEnable[10]" = "1"
Michael Niewöhner45b60802022-01-08 20:47:11 +010048 register "PcieRpSlotImplemented[2]" = "1"
49 register "PcieRpSlotImplemented[3]" = "1"
50 register "PcieRpSlotImplemented[8]" = "1"
51 register "PcieRpSlotImplemented[10]" = "1"
Wonkyu Kim7e303582020-03-06 14:36:23 -080052
Wonkyu Kim53ac68e2020-04-07 23:37:11 -070053 # Enable PR LTR
54 register "PcieRpLtrEnable[2]" = "1"
55 register "PcieRpLtrEnable[3]" = "1"
56 register "PcieRpLtrEnable[8]" = "1"
57 register "PcieRpLtrEnable[10]" = "1"
58
Wonkyu Kimf787e872020-03-03 01:58:17 -080059 # Hybrid storage mode
60 register "HybridStorageMode" = "1"
61
Wonkyu Kim7e303582020-03-06 14:36:23 -080062 register "PcieClkSrcClkReq[1]" = "1"
63 register "PcieClkSrcClkReq[2]" = "2"
64 register "PcieClkSrcClkReq[3]" = "3"
65
66 register "PcieClkSrcUsage[1]" = "0x2"
67 register "PcieClkSrcUsage[2]" = "0x3"
68 register "PcieClkSrcUsage[3]" = "0x8"
69
70 # enabling EDP in PortA
71 register "DdiPortAConfig" = "1"
72
Jason Le2b341612020-08-27 15:16:32 -070073 register "DdiPortAHpd" = "1"
74 register "DdiPortADdc" = "0"
Wonkyu Kim66815112020-03-09 14:48:51 -070075 register "DdiPortBHpd" = "1"
Jason Le2b341612020-08-27 15:16:32 -070076 register "DdiPortBDdc" = "1"
77 register "DdiPortCHpd" = "0"
78 register "DdiPortCDdc" = "0"
Wonkyu Kim7e303582020-03-06 14:36:23 -080079 register "DdiPort1Hpd" = "1"
Jason Le2b341612020-08-27 15:16:32 -070080 register "DdiPort1Ddc" = "0"
81 register "DdiPort2Hpd" = "1"
82 register "DdiPort2Ddc" = "0"
Wonkyu Kim7e303582020-03-06 14:36:23 -080083
84 register "SerialIoI2cMode" = "{
85 [PchSerialIoIndexI2C0] = PchSerialIoPci,
86 [PchSerialIoIndexI2C1] = PchSerialIoPci,
87 [PchSerialIoIndexI2C2] = PchSerialIoPci,
88 [PchSerialIoIndexI2C3] = PchSerialIoPci,
89 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
90 [PchSerialIoIndexI2C5] = PchSerialIoPci,
91 }"
92
93 register "SerialIoGSpiMode" = "{
94 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
Shaunak Sahab449b9c2020-08-23 21:35:21 -070095 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
Wonkyu Kim7e303582020-03-06 14:36:23 -080096 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
97 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
98 }"
99
100 register "SerialIoGSpiCsMode" = "{
101 [PchSerialIoIndexGSPI0] = 0,
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700102 [PchSerialIoIndexGSPI1] = 1,
Wonkyu Kim7e303582020-03-06 14:36:23 -0800103 [PchSerialIoIndexGSPI2] = 0,
104 [PchSerialIoIndexGSPI3] = 0,
105 }"
106
107 register "SerialIoGSpiCsState" = "{
108 [PchSerialIoIndexGSPI0] = 0,
109 [PchSerialIoIndexGSPI1] = 0,
110 [PchSerialIoIndexGSPI2] = 0,
111 [PchSerialIoIndexGSPI3] = 0,
112 }"
113
114 register "SerialIoUartMode" = "{
115 [PchSerialIoIndexUART0] = PchSerialIoDisabled,
116 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
117 [PchSerialIoIndexUART2] = PchSerialIoPci,
118 }"
119
John Zhaob1c53fc2020-05-13 16:27:03 -0700120 # TCSS USB3
121 register "TcssXhciEn" = "1"
122 register "TcssAuxOri" = "0"
123
John Zhao23d3ad02020-06-30 17:36:24 -0700124 # Enable S0ix
125 register "s0ix_enable" = "1"
126
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530127 # Enable DPTF
128 register "dptf_enable" = "1"
129
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530130 # Add PL1 and PL2 values
131 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
132 .tdp_pl1_override = 9,
133 .tdp_pl2_override = 35,
134 .tdp_pl4 = 66,
135 }"
136 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
137 .tdp_pl1_override = 9,
138 .tdp_pl2_override = 40,
139 .tdp_pl4 = 83,
140 }"
141
Wonkyu Kim7e303582020-03-06 14:36:23 -0800142 #HD Audio
143 register "PchHdaDspEnable" = "1"
144 register "PchHdaAudioLinkHdaEnable" = "0"
145 register "PchHdaAudioLinkDmicEnable[0]" = "1"
146 register "PchHdaAudioLinkDmicEnable[1]" = "1"
147 register "PchHdaAudioLinkSspEnable[0]" = "1"
Srinidhi N Kaushik6975e072020-03-12 01:22:01 -0700148 register "PchHdaAudioLinkSspEnable[1]" = "0"
149 register "PchHdaAudioLinkSspEnable[2]" = "1"
150 register "PchHdaAudioLinkSndwEnable[0]" = "1"
Wonkyu Kim7e303582020-03-06 14:36:23 -0800151
Wonkyu Kim5c271822020-04-03 00:42:22 -0700152 # Intel Common SoC Config
153 register "common_soc_config" = "{
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700154 .gspi[1] = {
155 .speed_mhz = 1,
156 .early_init = 1,
157 },
Wonkyu Kim5c271822020-04-03 00:42:22 -0700158 .i2c[0] = {
159 .speed = I2C_SPEED_FAST,
160 },
161 .i2c[1] = {
162 .speed = I2C_SPEED_FAST,
163 },
164 .i2c[2] = {
165 .speed = I2C_SPEED_FAST,
166 },
167 .i2c[3] = {
168 .speed = I2C_SPEED_FAST,
169 },
170 .i2c[5] = {
171 .speed = I2C_SPEED_FAST,
172 },
173 }"
174
Wonkyu Kim7e303582020-03-06 14:36:23 -0800175 device domain 0 on
176 #From EDS(575683)
177 device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y
178 device pci 02.0 on end # Graphics
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530179 device pci 04.0 on
180 # Default DPTF Policy for all tglrvp_up4 boards if not overridden
181 chip drivers/intel/dptf
182 register "policies.passive[0]" = "DPTF_PASSIVE(CPU, CPU, 95, 1000)"
183 register "policies.critical[0]" = "DPTF_CRITICAL(CPU, 105, SHUTDOWN)"
184
185 # Power Limits Control
186 register "controls.power_limits.pl1" = "{
187 .min_power = 3000,
188 .max_power = 9000,
189 .time_window_min = 28 * MSECS_PER_SEC,
190 .time_window_max = 32 * MSECS_PER_SEC,
191 .granularity = 200,}"
192 register "controls.power_limits.pl2" = "{
Sumeet Pawnikar681a59d2021-07-05 17:15:51 +0530193 .min_power = 40000,
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530194 .max_power = 40000,
195 .time_window_min = 28 * MSECS_PER_SEC,
196 .time_window_max = 32 * MSECS_PER_SEC,
197 .granularity = 1000,}"
198 device generic 0 on end
199 end
200 end # DPTF 0x9A02:Y22/0x9A12:Y42
201
Wonkyu Kim7e303582020-03-06 14:36:23 -0800202 device pci 05.0 on end # IPU 0x9A19
203 device pci 06.0 on end # PEG60 0x9A09
John Zhaob1c53fc2020-05-13 16:27:03 -0700204 device pci 07.0 on end # TBT_PCIe0 0x9A23
205 device pci 07.1 on end # TBT_PCIe1 0x9A25
206 device pci 07.2 on end # TBT_PCIe2 0x9A27
John Zhao3af09bb2020-08-18 22:32:47 -0700207 device pci 07.3 off end # TBT_PCIe3 0x9A29
Wonkyu Kim7e303582020-03-06 14:36:23 -0800208 device pci 08.0 off end # GNA 0x9A11
209 device pci 09.0 off end # NPK 0x9A33
210 device pci 0a.0 off end # Crash-log SRAM 0x9A0D
211 device pci 0d.0 on end # USB xHCI 0x9A13
212 device pci 0d.1 on end # USB xDCI (OTG) 0x9A15
John Zhaob1c53fc2020-05-13 16:27:03 -0700213 device pci 0d.2 on end # TBT DMA0 0x9A1B
214 device pci 0d.3 on end # TBT DMA1 0x9A1D
Wonkyu Kim165efa12020-05-05 09:10:13 -0700215 device pci 0e.0 off end # VMD 0x9A0B
Wonkyu Kim7e303582020-03-06 14:36:23 -0800216
217 # From PCH EDS(576591)
Wonkyu Kim7e303582020-03-06 14:36:23 -0800218 device pci 10.6 off end # THC0 0xA0D0
219 device pci 10.7 off end # THC1 0xA0D1
li feng23954252020-03-12 16:38:34 -0700220 device pci 12.0 on # SensorHUB 0xA0FC
221 chip drivers/intel/ish
222 register "firmware_name" = ""tglrvp_ish.bin""
223 device generic 0 on end
224 end
225 end
Wonkyu Kim7e303582020-03-06 14:36:23 -0800226 device pci 12.6 off end # GSPI2 0x34FB
227 device pci 13.0 off end # GSPI3 0xA0FD
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200228 device pci 14.0 on end # USB3.1 xHCI 0xA0ED
Wonkyu Kim7e303582020-03-06 14:36:23 -0800229 device pci 14.1 on end # USB3.1 xDCI 0xA0EE
230 device pci 14.2 on end # Shared RAM 0xA0EF
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700231 device pci 14.3 on
232 chip drivers/wifi/generic
233 register "wake" = "GPE0_PME_B0"
234 device generic 0 on end
235 end
236 end # CNVi: WiFi 0xA0F0 - A0F3
Srinidhi N Kaushikdcd3d072020-03-05 00:41:14 -0800237
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200238 device pci 15.0 on # I2C0 0xA0E8
Shaunak Saha48b388f2020-05-27 22:48:57 -0700239 chip drivers/i2c/generic
240 register "hid" = ""10EC1308""
241 register "name" = ""RTAM""
242 register "desc" = ""Realtek RT1308 Codec""
243 device i2c 10 on end
244 end
Wonkyu Kim7e303582020-03-06 14:36:23 -0800245 chip drivers/i2c/max98373
246 register "vmon_slot_no" = "4"
247 register "imon_slot_no" = "5"
248 register "uid" = "0"
249 register "desc" = ""RIGHT SPEAKER AMP""
250 register "name" = ""MAXR""
251 device i2c 31 on end
252 end
253 chip drivers/i2c/max98373
254 register "vmon_slot_no" = "6"
255 register "imon_slot_no" = "7"
256 register "uid" = "1"
257 register "desc" = ""LEFT SPEAKER AMP""
258 register "name" = ""MAXL""
259 device i2c 32 on end
260 end
261 chip drivers/i2c/generic
262 register "hid" = ""10EC5682""
263 register "name" = ""RT58""
264 register "desc" = ""Realtek RT5682""
265 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_C12_IRQ)"
266 register "probed" = "1"
267 # Set the jd_src to RT5668_JD1 for jack detection
268 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
269 register "property_list[0].name" = ""realtek,jd-src""
270 register "property_list[0].integer" = "1"
271 device i2c 1a on end
272 end
273 end # I2C0
274 device pci 15.1 on end # I2C1 0xA0E9
275 device pci 15.2 on end # I2C2 0xA0EA
276 device pci 15.3 on end # I2C3 0xA0EB
277 device pci 16.0 on end # HECI1 0xA0E0
278 device pci 16.1 off end # HECI2 0xA0E1
279 device pci 16.2 off end # CSME 0xA0E2
280 device pci 16.3 off end # CSME 0xA0E3
281 device pci 16.4 off end # HECI3 0xA0E4
282 device pci 16.5 off end # HECI4 0xA0E5
283 device pci 17.0 on end # SATA 0xA0D3
284 device pci 19.0 off end # I2C4 0xA0C5
285 device pci 19.1 on end # I2C5 0xA0C6
286 device pci 19.2 on end # UART2 0xA0C7
287 device pci 1c.0 off end # RP1 0xA0B8
288 device pci 1c.1 off end # RP2 0xA0B9
289 device pci 1c.2 on end # RP3 0xA0BA
Bora Guvendik9d4d2d02021-03-01 14:32:16 -0800290 device pci 1c.3 on
291 chip soc/intel/common/block/pcie/rtd3
292 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B17)"
293 register "srcclk_pin" = "2"
294 device generic 0 on end
295 end
296 end # RP4 0xA0BB
Wonkyu Kim7e303582020-03-06 14:36:23 -0800297 device pci 1c.4 off end # RP5 0xA0BC
298 device pci 1c.5 off end # RP6 0xA0BD
299 device pci 1c.6 off end # RP7 0xA0BE
300 device pci 1c.7 off end # RP8 0xA0BF
301 device pci 1d.0 on end # RP9 0xA0B0
302 device pci 1d.1 off end # RP10 0xA0B1
303 device pci 1d.2 on end # RP11 0xA0B2
304 device pci 1d.3 off end # RP12 0xA0B3
305 device pci 1e.0 off end # UART0 0xA0A8
306 device pci 1e.1 off end # UART1 0xA0A9
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700307 device pci 1e.2 on end # GSPI0 0xA0AA
308 device pci 1e.3 on
309 chip drivers/spi/acpi
310 register "hid" = "ACPI_DT_NAMESPACE_HID"
311 register "compat_string" = ""google,cr50""
312 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C22_IRQ)"
313 device spi 0 on end
314 end
315 end # GSPI1 0xA0AB
John Zhaod05b15e2020-07-25 17:23:53 -0700316 device pci 1f.0 on
317 chip ec/google/chromeec
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600318 use conn0 as mux_conn[0]
319 use conn1 as mux_conn[1]
John Zhaod05b15e2020-07-25 17:23:53 -0700320 device pnp 0c09.0 on end
321 end
322 end # eSPI 0xA080 - A09F
Wonkyu Kim7e303582020-03-06 14:36:23 -0800323 device pci 1f.1 on end # P2SB 0xA0A0
John Zhao8466ac02020-07-13 09:29:33 -0700324 device pci 1f.2 hidden # PMC 0xA0A1
325 # The pmc_mux chip driver is a placeholder for the
326 # PMC.MUX device in the ACPI hierarchy.
327 chip drivers/intel/pmc_mux
328 device generic 0 on
329 chip drivers/intel/pmc_mux/conn
Reka Normand448f8c2021-12-09 12:09:27 +1100330 use usb2_port6 as usb2_port
331 use tcss_usb3_port3 as usb3_port
John Zhao8466ac02020-07-13 09:29:33 -0700332 # SBU is fixed, HSL follows CC
333 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600334 device generic 0 alias conn0 on end
John Zhao8466ac02020-07-13 09:29:33 -0700335 end
336 chip drivers/intel/pmc_mux/conn
Reka Normand448f8c2021-12-09 12:09:27 +1100337 use usb2_port5 as usb2_port
338 use tcss_usb3_port2 as usb3_port
John Zhao8466ac02020-07-13 09:29:33 -0700339 # SBU is fixed, HSL follows CC
340 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600341 device generic 1 alias conn1 on end
John Zhao8466ac02020-07-13 09:29:33 -0700342 end
343 end
344 end
345 end # PMC
Wonkyu Kim7e303582020-03-06 14:36:23 -0800346 device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF
347 device pci 1f.4 on end # SMBus 0xA0A3
348 device pci 1f.5 on end # SPI 0xA0A4
349 device pci 1f.6 off end # GbE 0x15E1/0x15E2
350 device pci 1f.7 off end # TH 0xA0A6
351 end
352end