blob: 56c3afa406e2b13d0930b17ac9233b41645cc494 [file] [log] [blame]
Wonkyu Kim7e303582020-03-06 14:36:23 -08001chip soc/intel/tigerlake
2
3 device cpu_cluster 0 on
4 device lapic 0 on end
5 end
6
Shaunak Sahad72cca02020-03-25 11:42:12 -07007 # GPE configuration
8 # Note that GPE events called out in ASL code rely on this
9 # route. i.e. If this route changes then the affected GPE
10 # offset bits also need to be changed.
11 register "pmc_gpe0_dw0" = "GPP_B"
Shaunak Sahab449b9c2020-08-23 21:35:21 -070012 register "pmc_gpe0_dw1" = "GPP_C"
13 register "pmc_gpe0_dw2" = "GPP_D"
Shaunak Sahad72cca02020-03-25 11:42:12 -070014
Jamie Ryu5a401ae2020-06-12 02:47:14 -070015 # Enable heci1 communication
16 register "HeciEnabled" = "1"
17
Wonkyu Kim7e303582020-03-06 14:36:23 -080018 # FSP configuration
19 register "SaGv" = "SaGv_Disabled"
20 register "SmbusEnable" = "1"
21
22 register "usb2_ports[0]" = "USB2_PORT_MID(OC3)" # Type-C Port1
Bora Guvendik7377cda2020-08-28 10:50:47 -070023 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # M.2 WWAN
Jason Le2b341612020-08-27 15:16:32 -070024 register "usb2_ports[2]" = "USB2_PORT_MID(OC0)" # M.2 Bluetooth, USB3/2 Type A Port1
25 register "usb2_ports[3]" = "USB2_PORT_MID(OC3)" # USB3/2 Type A Port 1
Wonkyu Kim7e303582020-03-06 14:36:23 -080026 register "usb2_ports[4]" = "USB2_PORT_MID(OC3)" # Type-C Port2
Jason Le2b341612020-08-27 15:16:32 -070027 register "usb2_ports[5]" = "USB2_PORT_MID(OC3)" # Type-C Port3 / MECC
28 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Not used
29 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Not used
30 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Not used
Wonkyu Kim7e303582020-03-06 14:36:23 -080031 register "usb2_ports[9]" = "USB2_PORT_MID(OC3)" # CNVi/BT
32
33 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port1
34 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port2
Wonkyu Kim7e303582020-03-06 14:36:23 -080035 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC3)" # USB3/USB2 Flex Connector
36
Angel Ponse16692e2020-08-03 12:54:48 +020037 # CPU replacement check
38 register "CpuReplacementCheck" = "1"
Jamie Ryuef079c82020-06-24 15:55:10 -070039
Wonkyu Kim7e303582020-03-06 14:36:23 -080040 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
41 register "gen1_dec" = "0x00fc0801"
42 register "gen2_dec" = "0x000c0201"
43 # EC memory map range is 0x900-0x9ff
44 register "gen3_dec" = "0x00fc0901"
45
Wonkyu Kim7e303582020-03-06 14:36:23 -080046 register "PcieRpEnable[2]" = "1"
47 register "PcieRpEnable[3]" = "1"
48 register "PcieRpEnable[8]" = "1"
49 register "PcieRpEnable[10]" = "1"
50
Wonkyu Kim53ac68e2020-04-07 23:37:11 -070051 # Enable PR LTR
52 register "PcieRpLtrEnable[2]" = "1"
53 register "PcieRpLtrEnable[3]" = "1"
54 register "PcieRpLtrEnable[8]" = "1"
55 register "PcieRpLtrEnable[10]" = "1"
56
Wonkyu Kimf787e872020-03-03 01:58:17 -080057 # Hybrid storage mode
58 register "HybridStorageMode" = "1"
59
Wonkyu Kim7e303582020-03-06 14:36:23 -080060 register "PcieClkSrcClkReq[1]" = "1"
61 register "PcieClkSrcClkReq[2]" = "2"
62 register "PcieClkSrcClkReq[3]" = "3"
63
64 register "PcieClkSrcUsage[1]" = "0x2"
65 register "PcieClkSrcUsage[2]" = "0x3"
66 register "PcieClkSrcUsage[3]" = "0x8"
67
68 # enabling EDP in PortA
69 register "DdiPortAConfig" = "1"
70
Jason Le2b341612020-08-27 15:16:32 -070071 register "DdiPortAHpd" = "1"
72 register "DdiPortADdc" = "0"
Wonkyu Kim66815112020-03-09 14:48:51 -070073 register "DdiPortBHpd" = "1"
Jason Le2b341612020-08-27 15:16:32 -070074 register "DdiPortBDdc" = "1"
75 register "DdiPortCHpd" = "0"
76 register "DdiPortCDdc" = "0"
Wonkyu Kim7e303582020-03-06 14:36:23 -080077 register "DdiPort1Hpd" = "1"
Jason Le2b341612020-08-27 15:16:32 -070078 register "DdiPort1Ddc" = "0"
79 register "DdiPort2Hpd" = "1"
80 register "DdiPort2Ddc" = "0"
Wonkyu Kim7e303582020-03-06 14:36:23 -080081
82 register "SerialIoI2cMode" = "{
83 [PchSerialIoIndexI2C0] = PchSerialIoPci,
84 [PchSerialIoIndexI2C1] = PchSerialIoPci,
85 [PchSerialIoIndexI2C2] = PchSerialIoPci,
86 [PchSerialIoIndexI2C3] = PchSerialIoPci,
87 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
88 [PchSerialIoIndexI2C5] = PchSerialIoPci,
89 }"
90
91 register "SerialIoGSpiMode" = "{
92 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
Shaunak Sahab449b9c2020-08-23 21:35:21 -070093 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
Wonkyu Kim7e303582020-03-06 14:36:23 -080094 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
95 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
96 }"
97
98 register "SerialIoGSpiCsMode" = "{
99 [PchSerialIoIndexGSPI0] = 0,
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700100 [PchSerialIoIndexGSPI1] = 1,
Wonkyu Kim7e303582020-03-06 14:36:23 -0800101 [PchSerialIoIndexGSPI2] = 0,
102 [PchSerialIoIndexGSPI3] = 0,
103 }"
104
105 register "SerialIoGSpiCsState" = "{
106 [PchSerialIoIndexGSPI0] = 0,
107 [PchSerialIoIndexGSPI1] = 0,
108 [PchSerialIoIndexGSPI2] = 0,
109 [PchSerialIoIndexGSPI3] = 0,
110 }"
111
112 register "SerialIoUartMode" = "{
113 [PchSerialIoIndexUART0] = PchSerialIoDisabled,
114 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
115 [PchSerialIoIndexUART2] = PchSerialIoPci,
116 }"
117
John Zhaob1c53fc2020-05-13 16:27:03 -0700118 # TCSS USB3
119 register "TcssXhciEn" = "1"
120 register "TcssAuxOri" = "0"
121
John Zhao23d3ad02020-06-30 17:36:24 -0700122 # Enable S0ix
123 register "s0ix_enable" = "1"
124
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530125 # Enable DPTF
126 register "dptf_enable" = "1"
127
128 # Enable Processor Thermal Control
129 register "Device4Enable" = "1"
130
131 # Add PL1 and PL2 values
132 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
133 .tdp_pl1_override = 9,
134 .tdp_pl2_override = 35,
135 .tdp_pl4 = 66,
136 }"
137 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
138 .tdp_pl1_override = 9,
139 .tdp_pl2_override = 40,
140 .tdp_pl4 = 83,
141 }"
142
Wonkyu Kim7e303582020-03-06 14:36:23 -0800143 #HD Audio
144 register "PchHdaDspEnable" = "1"
145 register "PchHdaAudioLinkHdaEnable" = "0"
146 register "PchHdaAudioLinkDmicEnable[0]" = "1"
147 register "PchHdaAudioLinkDmicEnable[1]" = "1"
148 register "PchHdaAudioLinkSspEnable[0]" = "1"
Srinidhi N Kaushik6975e072020-03-12 01:22:01 -0700149 register "PchHdaAudioLinkSspEnable[1]" = "0"
150 register "PchHdaAudioLinkSspEnable[2]" = "1"
151 register "PchHdaAudioLinkSndwEnable[0]" = "1"
Wonkyu Kim7e303582020-03-06 14:36:23 -0800152
Wonkyu Kim5c271822020-04-03 00:42:22 -0700153 # Intel Common SoC Config
154 register "common_soc_config" = "{
155 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700156 .gspi[1] = {
157 .speed_mhz = 1,
158 .early_init = 1,
159 },
Wonkyu Kim5c271822020-04-03 00:42:22 -0700160 .i2c[0] = {
161 .speed = I2C_SPEED_FAST,
162 },
163 .i2c[1] = {
164 .speed = I2C_SPEED_FAST,
165 },
166 .i2c[2] = {
167 .speed = I2C_SPEED_FAST,
168 },
169 .i2c[3] = {
170 .speed = I2C_SPEED_FAST,
171 },
172 .i2c[5] = {
173 .speed = I2C_SPEED_FAST,
174 },
175 }"
176
Wonkyu Kim7e303582020-03-06 14:36:23 -0800177 device domain 0 on
178 #From EDS(575683)
179 device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y
180 device pci 02.0 on end # Graphics
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530181 device pci 04.0 on
182 # Default DPTF Policy for all tglrvp_up4 boards if not overridden
183 chip drivers/intel/dptf
184 register "policies.passive[0]" = "DPTF_PASSIVE(CPU, CPU, 95, 1000)"
185 register "policies.critical[0]" = "DPTF_CRITICAL(CPU, 105, SHUTDOWN)"
186
187 # Power Limits Control
188 register "controls.power_limits.pl1" = "{
189 .min_power = 3000,
190 .max_power = 9000,
191 .time_window_min = 28 * MSECS_PER_SEC,
192 .time_window_max = 32 * MSECS_PER_SEC,
193 .granularity = 200,}"
194 register "controls.power_limits.pl2" = "{
195 .min_power = 9000,
196 .max_power = 40000,
197 .time_window_min = 28 * MSECS_PER_SEC,
198 .time_window_max = 32 * MSECS_PER_SEC,
199 .granularity = 1000,}"
200 device generic 0 on end
201 end
202 end # DPTF 0x9A02:Y22/0x9A12:Y42
203
Wonkyu Kim7e303582020-03-06 14:36:23 -0800204 device pci 05.0 on end # IPU 0x9A19
205 device pci 06.0 on end # PEG60 0x9A09
John Zhaob1c53fc2020-05-13 16:27:03 -0700206 device pci 07.0 on end # TBT_PCIe0 0x9A23
207 device pci 07.1 on end # TBT_PCIe1 0x9A25
208 device pci 07.2 on end # TBT_PCIe2 0x9A27
John Zhao3af09bb2020-08-18 22:32:47 -0700209 device pci 07.3 off end # TBT_PCIe3 0x9A29
Wonkyu Kim7e303582020-03-06 14:36:23 -0800210 device pci 08.0 off end # GNA 0x9A11
211 device pci 09.0 off end # NPK 0x9A33
212 device pci 0a.0 off end # Crash-log SRAM 0x9A0D
213 device pci 0d.0 on end # USB xHCI 0x9A13
214 device pci 0d.1 on end # USB xDCI (OTG) 0x9A15
John Zhaob1c53fc2020-05-13 16:27:03 -0700215 device pci 0d.2 on end # TBT DMA0 0x9A1B
216 device pci 0d.3 on end # TBT DMA1 0x9A1D
Wonkyu Kim165efa12020-05-05 09:10:13 -0700217 device pci 0e.0 off end # VMD 0x9A0B
Wonkyu Kim7e303582020-03-06 14:36:23 -0800218
219 # From PCH EDS(576591)
220 device pci 10.2 off end # CNVi: BT 0xA0F5 - A0F7
221 device pci 10.6 off end # THC0 0xA0D0
222 device pci 10.7 off end # THC1 0xA0D1
li feng23954252020-03-12 16:38:34 -0700223 device pci 12.0 on # SensorHUB 0xA0FC
224 chip drivers/intel/ish
225 register "firmware_name" = ""tglrvp_ish.bin""
226 device generic 0 on end
227 end
228 end
Wonkyu Kim7e303582020-03-06 14:36:23 -0800229 device pci 12.6 off end # GSPI2 0x34FB
230 device pci 13.0 off end # GSPI3 0xA0FD
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200231 device pci 14.0 on end # USB3.1 xHCI 0xA0ED
Wonkyu Kim7e303582020-03-06 14:36:23 -0800232 device pci 14.1 on end # USB3.1 xDCI 0xA0EE
233 device pci 14.2 on end # Shared RAM 0xA0EF
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700234 device pci 14.3 on
235 chip drivers/wifi/generic
236 register "wake" = "GPE0_PME_B0"
237 device generic 0 on end
238 end
239 end # CNVi: WiFi 0xA0F0 - A0F3
Srinidhi N Kaushikdcd3d072020-03-05 00:41:14 -0800240
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200241 device pci 15.0 on # I2C0 0xA0E8
Shaunak Saha48b388f2020-05-27 22:48:57 -0700242 chip drivers/i2c/generic
243 register "hid" = ""10EC1308""
244 register "name" = ""RTAM""
245 register "desc" = ""Realtek RT1308 Codec""
246 device i2c 10 on end
247 end
Wonkyu Kim7e303582020-03-06 14:36:23 -0800248 chip drivers/i2c/max98373
249 register "vmon_slot_no" = "4"
250 register "imon_slot_no" = "5"
251 register "uid" = "0"
252 register "desc" = ""RIGHT SPEAKER AMP""
253 register "name" = ""MAXR""
254 device i2c 31 on end
255 end
256 chip drivers/i2c/max98373
257 register "vmon_slot_no" = "6"
258 register "imon_slot_no" = "7"
259 register "uid" = "1"
260 register "desc" = ""LEFT SPEAKER AMP""
261 register "name" = ""MAXL""
262 device i2c 32 on end
263 end
264 chip drivers/i2c/generic
265 register "hid" = ""10EC5682""
266 register "name" = ""RT58""
267 register "desc" = ""Realtek RT5682""
268 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_C12_IRQ)"
269 register "probed" = "1"
270 # Set the jd_src to RT5668_JD1 for jack detection
271 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
272 register "property_list[0].name" = ""realtek,jd-src""
273 register "property_list[0].integer" = "1"
274 device i2c 1a on end
275 end
276 end # I2C0
277 device pci 15.1 on end # I2C1 0xA0E9
278 device pci 15.2 on end # I2C2 0xA0EA
279 device pci 15.3 on end # I2C3 0xA0EB
280 device pci 16.0 on end # HECI1 0xA0E0
281 device pci 16.1 off end # HECI2 0xA0E1
282 device pci 16.2 off end # CSME 0xA0E2
283 device pci 16.3 off end # CSME 0xA0E3
284 device pci 16.4 off end # HECI3 0xA0E4
285 device pci 16.5 off end # HECI4 0xA0E5
286 device pci 17.0 on end # SATA 0xA0D3
287 device pci 19.0 off end # I2C4 0xA0C5
288 device pci 19.1 on end # I2C5 0xA0C6
289 device pci 19.2 on end # UART2 0xA0C7
290 device pci 1c.0 off end # RP1 0xA0B8
291 device pci 1c.1 off end # RP2 0xA0B9
292 device pci 1c.2 on end # RP3 0xA0BA
293 device pci 1c.3 on end # RP4 0xA0BB
294 device pci 1c.4 off end # RP5 0xA0BC
295 device pci 1c.5 off end # RP6 0xA0BD
296 device pci 1c.6 off end # RP7 0xA0BE
297 device pci 1c.7 off end # RP8 0xA0BF
298 device pci 1d.0 on end # RP9 0xA0B0
299 device pci 1d.1 off end # RP10 0xA0B1
300 device pci 1d.2 on end # RP11 0xA0B2
301 device pci 1d.3 off end # RP12 0xA0B3
302 device pci 1e.0 off end # UART0 0xA0A8
303 device pci 1e.1 off end # UART1 0xA0A9
Shaunak Sahab449b9c2020-08-23 21:35:21 -0700304 device pci 1e.2 on end # GSPI0 0xA0AA
305 device pci 1e.3 on
306 chip drivers/spi/acpi
307 register "hid" = "ACPI_DT_NAMESPACE_HID"
308 register "compat_string" = ""google,cr50""
309 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C22_IRQ)"
310 device spi 0 on end
311 end
312 end # GSPI1 0xA0AB
John Zhaod05b15e2020-07-25 17:23:53 -0700313 device pci 1f.0 on
314 chip ec/google/chromeec
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600315 use conn0 as mux_conn[0]
316 use conn1 as mux_conn[1]
John Zhaod05b15e2020-07-25 17:23:53 -0700317 device pnp 0c09.0 on end
318 end
319 end # eSPI 0xA080 - A09F
Wonkyu Kim7e303582020-03-06 14:36:23 -0800320 device pci 1f.1 on end # P2SB 0xA0A0
John Zhao8466ac02020-07-13 09:29:33 -0700321 device pci 1f.2 hidden # PMC 0xA0A1
322 # The pmc_mux chip driver is a placeholder for the
323 # PMC.MUX device in the ACPI hierarchy.
324 chip drivers/intel/pmc_mux
325 device generic 0 on
326 chip drivers/intel/pmc_mux/conn
327 register "usb2_port_number" = "6"
328 register "usb3_port_number" = "3"
329 # SBU is fixed, HSL follows CC
330 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600331 device generic 0 alias conn0 on end
John Zhao8466ac02020-07-13 09:29:33 -0700332 end
333 chip drivers/intel/pmc_mux/conn
334 register "usb2_port_number" = "5"
335 register "usb3_port_number" = "2"
336 # SBU is fixed, HSL follows CC
337 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
Tim Wawrzynczakeafe7982020-09-30 13:59:21 -0600338 device generic 1 alias conn1 on end
John Zhao8466ac02020-07-13 09:29:33 -0700339 end
340 end
341 end
342 end # PMC
Wonkyu Kim7e303582020-03-06 14:36:23 -0800343 device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF
344 device pci 1f.4 on end # SMBus 0xA0A3
345 device pci 1f.5 on end # SPI 0xA0A4
346 device pci 1f.6 off end # GbE 0x15E1/0x15E2
347 device pci 1f.7 off end # TH 0xA0A6
348 end
349end