Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 1 | chip soc/intel/tigerlake |
| 2 | |
| 3 | device cpu_cluster 0 on |
| 4 | device lapic 0 on end |
| 5 | end |
| 6 | |
Shaunak Saha | d72cca0 | 2020-03-25 11:42:12 -0700 | [diff] [blame] | 7 | # GPE configuration |
| 8 | # Note that GPE events called out in ASL code rely on this |
| 9 | # route. i.e. If this route changes then the affected GPE |
| 10 | # offset bits also need to be changed. |
| 11 | register "pmc_gpe0_dw0" = "GPP_B" |
| 12 | register "pmc_gpe0_dw1" = "GPP_D" |
| 13 | register "pmc_gpe0_dw2" = "GPP_E" |
| 14 | |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 15 | # FSP configuration |
| 16 | register "SaGv" = "SaGv_Disabled" |
| 17 | register "SmbusEnable" = "1" |
| 18 | |
| 19 | register "usb2_ports[0]" = "USB2_PORT_MID(OC3)" # Type-C Port1 |
| 20 | register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN |
| 21 | register "usb2_ports[2]" = "USB2_PORT_MID(OC0)" # M.2 Bluetooth, USB3/2 Type A port1 |
| 22 | register "usb2_ports[3]" = "USB2_PORT_MID(OC3)" # USB3/2 Type A port1 |
| 23 | register "usb2_ports[4]" = "USB2_PORT_MID(OC3)" # Type-C Port2 |
| 24 | register "usb2_ports[5]" = "USB2_PORT_MID(OC3)" # Type-C Port3 |
| 25 | register "usb3_ports[6]" = "USB3_PORT_EMPTY" # Not used |
| 26 | register "usb3_ports[7]" = "USB3_PORT_EMPTY" # Not used |
| 27 | register "usb3_ports[8]" = "USB3_PORT_EMPTY" # Not used |
| 28 | register "usb2_ports[9]" = "USB2_PORT_MID(OC3)" # CNVi/BT |
| 29 | |
| 30 | register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port1 |
| 31 | register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port2 |
| 32 | register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Not used |
| 33 | register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC3)" # USB3/USB2 Flex Connector |
| 34 | |
| 35 | # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| 36 | register "gen1_dec" = "0x00fc0801" |
| 37 | register "gen2_dec" = "0x000c0201" |
| 38 | # EC memory map range is 0x900-0x9ff |
| 39 | register "gen3_dec" = "0x00fc0901" |
| 40 | |
| 41 | register "PrmrrSize" = "0x10000000" |
| 42 | |
| 43 | register "PcieRpEnable[2]" = "1" |
| 44 | register "PcieRpEnable[3]" = "1" |
| 45 | register "PcieRpEnable[8]" = "1" |
| 46 | register "PcieRpEnable[10]" = "1" |
| 47 | |
Wonkyu Kim | 53ac68e | 2020-04-07 23:37:11 -0700 | [diff] [blame] | 48 | # Enable PR LTR |
| 49 | register "PcieRpLtrEnable[2]" = "1" |
| 50 | register "PcieRpLtrEnable[3]" = "1" |
| 51 | register "PcieRpLtrEnable[8]" = "1" |
| 52 | register "PcieRpLtrEnable[10]" = "1" |
| 53 | |
Wonkyu Kim | f787e87 | 2020-03-03 01:58:17 -0800 | [diff] [blame] | 54 | # Hybrid storage mode |
| 55 | register "HybridStorageMode" = "1" |
| 56 | |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 57 | register "PcieClkSrcClkReq[1]" = "1" |
| 58 | register "PcieClkSrcClkReq[2]" = "2" |
| 59 | register "PcieClkSrcClkReq[3]" = "3" |
| 60 | |
| 61 | register "PcieClkSrcUsage[1]" = "0x2" |
| 62 | register "PcieClkSrcUsage[2]" = "0x3" |
| 63 | register "PcieClkSrcUsage[3]" = "0x8" |
| 64 | |
| 65 | # enabling EDP in PortA |
| 66 | register "DdiPortAConfig" = "1" |
| 67 | |
Wonkyu Kim | 6681511 | 2020-03-09 14:48:51 -0700 | [diff] [blame] | 68 | register "DdiPortBHpd" = "1" |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 69 | register "DdiPort1Hpd" = "1" |
| 70 | register "DdiPort1Ddc" = "1" |
| 71 | |
| 72 | register "SerialIoI2cMode" = "{ |
| 73 | [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| 74 | [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| 75 | [PchSerialIoIndexI2C2] = PchSerialIoPci, |
| 76 | [PchSerialIoIndexI2C3] = PchSerialIoPci, |
| 77 | [PchSerialIoIndexI2C4] = PchSerialIoDisabled, |
| 78 | [PchSerialIoIndexI2C5] = PchSerialIoPci, |
| 79 | }" |
| 80 | |
| 81 | register "SerialIoGSpiMode" = "{ |
| 82 | [PchSerialIoIndexGSPI0] = PchSerialIoDisabled, |
| 83 | [PchSerialIoIndexGSPI1] = PchSerialIoDisabled, |
| 84 | [PchSerialIoIndexGSPI2] = PchSerialIoDisabled, |
| 85 | [PchSerialIoIndexGSPI3] = PchSerialIoDisabled, |
| 86 | }" |
| 87 | |
| 88 | register "SerialIoGSpiCsMode" = "{ |
| 89 | [PchSerialIoIndexGSPI0] = 0, |
| 90 | [PchSerialIoIndexGSPI1] = 0, |
| 91 | [PchSerialIoIndexGSPI2] = 0, |
| 92 | [PchSerialIoIndexGSPI3] = 0, |
| 93 | }" |
| 94 | |
| 95 | register "SerialIoGSpiCsState" = "{ |
| 96 | [PchSerialIoIndexGSPI0] = 0, |
| 97 | [PchSerialIoIndexGSPI1] = 0, |
| 98 | [PchSerialIoIndexGSPI2] = 0, |
| 99 | [PchSerialIoIndexGSPI3] = 0, |
| 100 | }" |
| 101 | |
| 102 | register "SerialIoUartMode" = "{ |
| 103 | [PchSerialIoIndexUART0] = PchSerialIoDisabled, |
| 104 | [PchSerialIoIndexUART1] = PchSerialIoDisabled, |
| 105 | [PchSerialIoIndexUART2] = PchSerialIoPci, |
| 106 | }" |
| 107 | |
Brandon Breitenstein | 91dddd4 | 2020-03-11 16:16:16 -0700 | [diff] [blame] | 108 | # TCSS USB3 |
| 109 | register "TcssAuxOri" = "0" |
| 110 | |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 111 | #HD Audio |
| 112 | register "PchHdaDspEnable" = "1" |
| 113 | register "PchHdaAudioLinkHdaEnable" = "0" |
| 114 | register "PchHdaAudioLinkDmicEnable[0]" = "1" |
| 115 | register "PchHdaAudioLinkDmicEnable[1]" = "1" |
| 116 | register "PchHdaAudioLinkSspEnable[0]" = "1" |
Srinidhi N Kaushik | 6975e07 | 2020-03-12 01:22:01 -0700 | [diff] [blame] | 117 | register "PchHdaAudioLinkSspEnable[1]" = "0" |
| 118 | register "PchHdaAudioLinkSspEnable[2]" = "1" |
| 119 | register "PchHdaAudioLinkSndwEnable[0]" = "1" |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 120 | # iDisp-Link T-Mode 0: 2T, 2: 4T, 3: 8T, 4: 16T |
| 121 | register "PchHdaIDispLinkTmode" = "2" |
| 122 | # iDisp-Link Freq 4: 96MHz, 3: 48MHz. |
| 123 | register "PchHdaIDispLinkFrequency" = "4" |
| 124 | # Not disconnected/enumerable |
| 125 | register "PchHdaIDispCodecDisconnect" = "0" |
| 126 | |
Wonkyu Kim | 5c27182 | 2020-04-03 00:42:22 -0700 | [diff] [blame^] | 127 | # Intel Common SoC Config |
| 128 | register "common_soc_config" = "{ |
| 129 | .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT, |
| 130 | .i2c[0] = { |
| 131 | .speed = I2C_SPEED_FAST, |
| 132 | }, |
| 133 | .i2c[1] = { |
| 134 | .speed = I2C_SPEED_FAST, |
| 135 | }, |
| 136 | .i2c[2] = { |
| 137 | .speed = I2C_SPEED_FAST, |
| 138 | }, |
| 139 | .i2c[3] = { |
| 140 | .speed = I2C_SPEED_FAST, |
| 141 | }, |
| 142 | .i2c[5] = { |
| 143 | .speed = I2C_SPEED_FAST, |
| 144 | }, |
| 145 | }" |
| 146 | |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 147 | device domain 0 on |
| 148 | #From EDS(575683) |
| 149 | device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y |
| 150 | device pci 02.0 on end # Graphics |
| 151 | device pci 04.0 on end # DPTF 0x9A03 |
| 152 | device pci 05.0 on end # IPU 0x9A19 |
| 153 | device pci 06.0 on end # PEG60 0x9A09 |
| 154 | device pci 07.0 off end # TBT_PCIe0 0x9A23 |
| 155 | device pci 07.1 off end # TBT_PCIe1 0x9A25 |
| 156 | device pci 07.2 off end # TBT_PCIe2 0x9A27 |
| 157 | device pci 07.3 off end # TBT_PCIe3 0x9A29 |
| 158 | device pci 08.0 off end # GNA 0x9A11 |
| 159 | device pci 09.0 off end # NPK 0x9A33 |
| 160 | device pci 0a.0 off end # Crash-log SRAM 0x9A0D |
| 161 | device pci 0d.0 on end # USB xHCI 0x9A13 |
| 162 | device pci 0d.1 on end # USB xDCI (OTG) 0x9A15 |
| 163 | device pci 0d.2 off end # TBT DMA0 0x9A1B |
| 164 | device pci 0d.3 off end # TBT DMA1 0x9A1D |
| 165 | device pci 0e.0 on end # VMD 0x9A0B |
| 166 | |
| 167 | # From PCH EDS(576591) |
| 168 | device pci 10.2 off end # CNVi: BT 0xA0F5 - A0F7 |
| 169 | device pci 10.6 off end # THC0 0xA0D0 |
| 170 | device pci 10.7 off end # THC1 0xA0D1 |
li feng | 2395425 | 2020-03-12 16:38:34 -0700 | [diff] [blame] | 171 | device pci 12.0 on # SensorHUB 0xA0FC |
| 172 | chip drivers/intel/ish |
| 173 | register "firmware_name" = ""tglrvp_ish.bin"" |
| 174 | device generic 0 on end |
| 175 | end |
| 176 | end |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 177 | device pci 12.6 off end # GSPI2 0x34FB |
| 178 | device pci 13.0 off end # GSPI3 0xA0FD |
Elyes HAOUAS | fd8de18 | 2020-03-31 21:42:02 +0200 | [diff] [blame] | 179 | device pci 14.0 on end # USB3.1 xHCI 0xA0ED |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 180 | device pci 14.1 on end # USB3.1 xDCI 0xA0EE |
| 181 | device pci 14.2 on end # Shared RAM 0xA0EF |
Srinidhi N Kaushik | dcd3d07 | 2020-03-05 00:41:14 -0800 | [diff] [blame] | 182 | chip drivers/intel/wifi |
| 183 | register "wake" = "GPE0_PME_B0" |
| 184 | device pci 14.3 on end # CNVi: WiFi 0xA0F0 - A0F3 |
| 185 | end |
| 186 | |
Elyes HAOUAS | fd8de18 | 2020-03-31 21:42:02 +0200 | [diff] [blame] | 187 | device pci 15.0 on # I2C0 0xA0E8 |
Wonkyu Kim | 7e30358 | 2020-03-06 14:36:23 -0800 | [diff] [blame] | 188 | chip drivers/i2c/max98373 |
| 189 | register "vmon_slot_no" = "4" |
| 190 | register "imon_slot_no" = "5" |
| 191 | register "uid" = "0" |
| 192 | register "desc" = ""RIGHT SPEAKER AMP"" |
| 193 | register "name" = ""MAXR"" |
| 194 | device i2c 31 on end |
| 195 | end |
| 196 | chip drivers/i2c/max98373 |
| 197 | register "vmon_slot_no" = "6" |
| 198 | register "imon_slot_no" = "7" |
| 199 | register "uid" = "1" |
| 200 | register "desc" = ""LEFT SPEAKER AMP"" |
| 201 | register "name" = ""MAXL"" |
| 202 | device i2c 32 on end |
| 203 | end |
| 204 | chip drivers/i2c/generic |
| 205 | register "hid" = ""10EC5682"" |
| 206 | register "name" = ""RT58"" |
| 207 | register "desc" = ""Realtek RT5682"" |
| 208 | register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_C12_IRQ)" |
| 209 | register "probed" = "1" |
| 210 | # Set the jd_src to RT5668_JD1 for jack detection |
| 211 | register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER" |
| 212 | register "property_list[0].name" = ""realtek,jd-src"" |
| 213 | register "property_list[0].integer" = "1" |
| 214 | device i2c 1a on end |
| 215 | end |
| 216 | end # I2C0 |
| 217 | device pci 15.1 on end # I2C1 0xA0E9 |
| 218 | device pci 15.2 on end # I2C2 0xA0EA |
| 219 | device pci 15.3 on end # I2C3 0xA0EB |
| 220 | device pci 16.0 on end # HECI1 0xA0E0 |
| 221 | device pci 16.1 off end # HECI2 0xA0E1 |
| 222 | device pci 16.2 off end # CSME 0xA0E2 |
| 223 | device pci 16.3 off end # CSME 0xA0E3 |
| 224 | device pci 16.4 off end # HECI3 0xA0E4 |
| 225 | device pci 16.5 off end # HECI4 0xA0E5 |
| 226 | device pci 17.0 on end # SATA 0xA0D3 |
| 227 | device pci 19.0 off end # I2C4 0xA0C5 |
| 228 | device pci 19.1 on end # I2C5 0xA0C6 |
| 229 | device pci 19.2 on end # UART2 0xA0C7 |
| 230 | device pci 1c.0 off end # RP1 0xA0B8 |
| 231 | device pci 1c.1 off end # RP2 0xA0B9 |
| 232 | device pci 1c.2 on end # RP3 0xA0BA |
| 233 | device pci 1c.3 on end # RP4 0xA0BB |
| 234 | device pci 1c.4 off end # RP5 0xA0BC |
| 235 | device pci 1c.5 off end # RP6 0xA0BD |
| 236 | device pci 1c.6 off end # RP7 0xA0BE |
| 237 | device pci 1c.7 off end # RP8 0xA0BF |
| 238 | device pci 1d.0 on end # RP9 0xA0B0 |
| 239 | device pci 1d.1 off end # RP10 0xA0B1 |
| 240 | device pci 1d.2 on end # RP11 0xA0B2 |
| 241 | device pci 1d.3 off end # RP12 0xA0B3 |
| 242 | device pci 1e.0 off end # UART0 0xA0A8 |
| 243 | device pci 1e.1 off end # UART1 0xA0A9 |
| 244 | device pci 1e.2 off end # GSPI0 0xA0AA |
| 245 | device pci 1e.3 off end # GSPI1 0xA0AB |
| 246 | device pci 1f.0 on end # eSPI 0xA080 - A09F |
| 247 | device pci 1f.1 on end # P2SB 0xA0A0 |
| 248 | device pci 1f.2 on end # PMC 0xA0A1 |
| 249 | device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF |
| 250 | device pci 1f.4 on end # SMBus 0xA0A3 |
| 251 | device pci 1f.5 on end # SPI 0xA0A4 |
| 252 | device pci 1f.6 off end # GbE 0x15E1/0x15E2 |
| 253 | device pci 1f.7 off end # TH 0xA0A6 |
| 254 | end |
| 255 | end |