blob: eb0fea9072c0f35c5beda93bc91235790b494597 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Subrata Banik91e89c52019-11-01 18:30:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070014 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070017 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080018 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060019 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053020 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053021 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053022 select GENERIC_GPIO_LIB
23 select HAVE_FSP_GOP
24 select INTEL_DESCRIPTOR_MODE_CAPABLE
25 select HAVE_SMI_HANDLER
26 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080027 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080028 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080029 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_GMA_ACPI
31 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
32 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053033 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053034 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053035 select PARALLEL_MP_AP_WORK
36 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053037 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053038 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053040 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select SOC_INTEL_COMMON
42 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
43 select SOC_INTEL_COMMON_BLOCK
44 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010045 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010046 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053047 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053048 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070049 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053050 select SOC_INTEL_COMMON_BLOCK_CPU
51 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010052 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060053 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080054 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080055 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
57 select SOC_INTEL_COMMON_BLOCK_HDA
Furquan Shaikhf06d0462020-12-31 21:15:34 -080058 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000059 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Subrata Banik91e89c52019-11-01 18:30:01 +053060 select SOC_INTEL_COMMON_BLOCK_SA
61 select SOC_INTEL_COMMON_BLOCK_SMM
62 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000063 select SOC_INTEL_COMMON_BLOCK_USB4
64 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070065 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070066 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053067 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053068 select SOC_INTEL_COMMON_PCH_BASE
69 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053070 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053071 select SSE2
72 select SUPPORT_CPU_UCODE_IN_CBFS
73 select TSC_MONOTONIC_TIMER
74 select UDELAY_TSC
75 select UDK_2017_BINDING
76 select DISPLAY_FSP_VERSION_INFO
77 select HECI_DISABLE_USING_SMM
78
79config DCACHE_RAM_BASE
80 default 0xfef00000
81
82config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053083 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053084 help
85 The size of the cache-as-ram region required during bootblock
86 and/or romstage.
87
88config DCACHE_BSP_STACK_SIZE
89 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053090 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053091 help
92 The amount of anticipated stack usage in CAR by bootblock and
93 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053094 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
95 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053096
97config FSP_TEMP_RAM_SIZE
98 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053099 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530100 help
101 The amount of anticipated heap usage in CAR by FSP.
102 Refer to Platform FSP integration guide document to know
103 the exact FSP requirement for Heap setup.
104
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700105config CHIPSET_DEVICETREE
106 string
107 default "soc/intel/tigerlake/chipset.cb"
108
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800109config EXT_BIOS_WIN_BASE
110 default 0xf8000000
111
112config EXT_BIOS_WIN_SIZE
113 default 0x2000000
114
Subrata Banik91e89c52019-11-01 18:30:01 +0530115config IFD_CHIPSET
116 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530117 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530118
119config IED_REGION_SIZE
120 hex
121 default 0x400000
122
123config HEAP_SIZE
124 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700125 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530126
127config MAX_ROOT_PORTS
128 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530129 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530130
Rizwan Qureshia9794602021-04-08 20:31:47 +0530131config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800132 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530133 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800134
Subrata Banik91e89c52019-11-01 18:30:01 +0530135config SMM_TSEG_SIZE
136 hex
137 default 0x800000
138
139config SMM_RESERVED_SIZE
140 hex
141 default 0x200000
142
143config PCR_BASE_ADDRESS
144 hex
145 default 0xfd000000
146 help
147 This option allows you to select MMIO Base Address of sideband bus.
148
149config MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530150 default 0xc0000000
151
152config CPU_BCLK_MHZ
153 int
154 default 100
155
156config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
157 int
158 default 120
159
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200160config CPU_XTAL_HZ
161 default 38400000
162
Subrata Banik91e89c52019-11-01 18:30:01 +0530163config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
164 int
165 default 133
166
167config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
168 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530169 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530170
171config SOC_INTEL_I2C_DEV_MAX
172 int
173 default 6
174
175config SOC_INTEL_UART_DEV_MAX
176 int
177 default 3
178
179config CONSOLE_UART_BASE_ADDRESS
180 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800181 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530182 depends on INTEL_LPSS_UART_FOR_CONSOLE
183
184# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800185# Baudrate = (UART source clcok * M) /(N *16)
186# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530187config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
188 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530189 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530190
191config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
192 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530193 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530194
Jes Klinkee046b712020-08-19 14:01:30 -0700195# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
196# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
197config TPM_CR50
198 select CR50_USE_LONG_INTERRUPT_PULSES
199
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800200config VBT_DATA_SIZE_KB
201 int
202 default 9
203
Subrata Banik91e89c52019-11-01 18:30:01 +0530204config VBOOT
205 select VBOOT_SEPARATE_VERSTAGE
206 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530207 select VBOOT_STARTS_IN_BOOTBLOCK
208 select VBOOT_VBNV_CMOS
209 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
210
Subrata Banik91e89c52019-11-01 18:30:01 +0530211config CBFS_SIZE
212 hex
213 default 0x200000
214
Subrata Banik91e89c52019-11-01 18:30:01 +0530215config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530216 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530217
218config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530219 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530220
Subrata Banik56626cf2020-02-27 19:39:22 +0530221config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
222 int "Debug Consent for TGL"
223 # USB DBC is more common for developers so make this default to 3 if
224 # SOC_INTEL_DEBUG_CONSENT=y
225 default 3 if SOC_INTEL_DEBUG_CONSENT
226 default 0
227 help
228 This is to control debug interface on SOC.
229 Setting non-zero value will allow to use DBC or DCI to debug SOC.
230 PlatformDebugConsent in FspmUpd.h has the details.
231
232 Desired platform debug type are
233 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
234 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
235 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530236
237config PRERAM_CBMEM_CONSOLE_SIZE
238 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700239 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800240
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800241config DATA_BUS_WIDTH
242 int
243 default 128
244
245config DIMMS_PER_CHANNEL
246 int
247 default 2
248
249config MRC_CHANNEL_WIDTH
250 int
251 default 16
252
Francois Toguo15cbc3b2021-01-26 10:27:49 -0800253config SOC_INTEL_CRASHLOG
254 def_bool n
255 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
256 select ACPI_BERT
257 help
258 Enables CrashLog.
259
Subrata Banik91e89c52019-11-01 18:30:01 +0530260endif