Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 2 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 3 | config SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 4 | bool |
| 5 | help |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 6 | AMD Picasso support |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 7 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 8 | if SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 9 | |
| 10 | config CPU_SPECIFIC_OPTIONS |
| 11 | def_bool y |
| 12 | select ARCH_BOOTBLOCK_X86_32 |
| 13 | select ARCH_VERSTAGE_X86_32 |
| 14 | select ARCH_ROMSTAGE_X86_32 |
| 15 | select ARCH_RAMSTAGE_X86_32 |
Felix Held | 4667322 | 2020-04-04 02:37:04 +0200 | [diff] [blame] | 16 | select RESET_VECTOR_IN_RAM |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 17 | select X86_AMD_FIXED_MTRRS |
Marshall Dawson | 34c3056 | 2019-07-16 15:18:00 -0600 | [diff] [blame] | 18 | select X86_AMD_INIT_SIPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 19 | select ACPI_AMD_HARDWARE_SLEEP_VALUES |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 20 | select DRIVERS_I2C_DESIGNWARE |
| 21 | select GENERIC_GPIO_LIB |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 22 | select IOAPIC |
Furquan Shaikh | 0eabe13 | 2020-04-28 21:57:07 -0700 | [diff] [blame] | 23 | select HAVE_EM100_SUPPORT |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 24 | select HAVE_USBDEBUG_OPTIONS |
Marshall Dawson | 80d0b01 | 2019-06-19 12:29:23 -0600 | [diff] [blame] | 25 | select TSC_MONOTONIC_TIMER |
Richard Spiegel | 65562cd65 | 2019-08-21 10:27:05 -0700 | [diff] [blame] | 26 | select SOC_AMD_COMMON_BLOCK_SPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 27 | select TSC_SYNC_LFENCE |
Marshall Dawson | 80d0b01 | 2019-06-19 12:29:23 -0600 | [diff] [blame] | 28 | select UDELAY_TSC |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 29 | select SOC_AMD_COMMON |
| 30 | select SOC_AMD_COMMON_BLOCK |
Furquan Shaikh | 702cf30 | 2020-05-09 18:30:51 -0700 | [diff] [blame] | 31 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 32 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 33 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
| 34 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
| 35 | select SOC_AMD_COMMON_BLOCK_ACPI |
Furquan Shaikh | 9e1a49c | 2020-04-23 14:01:12 -0700 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_LPC |
| 38 | select SOC_AMD_COMMON_BLOCK_PCI |
| 39 | select SOC_AMD_COMMON_BLOCK_HDA |
| 40 | select SOC_AMD_COMMON_BLOCK_SATA |
Aaron Durbin | 3d2e18a | 2020-01-28 11:20:05 -0700 | [diff] [blame] | 41 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Marshall Dawson | 5a73fc3 | 2020-01-24 09:42:57 -0700 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 43 | select PROVIDES_ROM_SHARING |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 44 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
| 45 | select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 46 | select PARALLEL_MP |
| 47 | select PARALLEL_MP_AP_WORK |
| 48 | select HAVE_SMI_HANDLER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 49 | select SSE2 |
| 50 | select RTC |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 51 | select PLATFORM_USES_FSP2_0 |
Furquan Shaikh | c3063c5 | 2020-05-28 11:58:20 -0700 | [diff] [blame] | 52 | select FSP_COMPRESS_FSP_M_LZMA |
| 53 | select FSP_COMPRESS_FSP_S_LZMA |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 54 | select FSP_USES_CB_STACK |
| 55 | select UDK_2017_BINDING |
| 56 | select HAVE_CF9_RESET |
Zheng Bao | 6ba591b | 2020-06-09 09:47:06 +0800 | [diff] [blame] | 57 | select SUPPORT_CPU_UCODE_IN_CBFS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 58 | |
Furquan Shaikh | 3b03206 | 2020-06-10 11:52:49 -0700 | [diff] [blame^] | 59 | config MEMLAYOUT_LD_FILE |
| 60 | string |
| 61 | default "src/soc/amd/picasso/memlayout.ld" |
| 62 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 63 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 64 | hex |
| 65 | default 0x1600 |
| 66 | help |
| 67 | Increase this value if preram cbmem console is getting truncated |
| 68 | |
| 69 | config CPU_ADDR_BITS |
| 70 | int |
| 71 | default 48 |
| 72 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 73 | config MMCONF_BASE_ADDRESS |
| 74 | hex |
| 75 | default 0xF8000000 |
| 76 | |
| 77 | config MMCONF_BUS_NUMBER |
| 78 | int |
| 79 | default 64 |
| 80 | |
Raul E Rangel | 5f52c0e | 2020-05-13 13:22:48 -0600 | [diff] [blame] | 81 | config VERSTAGE_ADDR |
| 82 | hex |
| 83 | default 0x4000000 |
| 84 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 85 | config VGA_BIOS_ID |
| 86 | string |
Marshall Dawson | 0d441da | 2019-07-09 18:19:05 -0500 | [diff] [blame] | 87 | default "1002,15d8" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 88 | help |
| 89 | The default VGA BIOS PCI vendor/device ID should be set to the |
| 90 | result of the map_oprom_vendev() function in northbridge.c. |
| 91 | |
| 92 | config VGA_BIOS_FILE |
| 93 | string |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 94 | default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 95 | |
| 96 | config S3_VGA_ROM_RUN |
| 97 | bool |
| 98 | default n |
| 99 | |
| 100 | config HEAP_SIZE |
| 101 | hex |
| 102 | default 0xc0000 |
| 103 | |
| 104 | config EHCI_BAR |
| 105 | hex |
| 106 | default 0xfef00000 |
| 107 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 108 | config SERIRQ_CONTINUOUS_MODE |
| 109 | bool |
| 110 | default n |
| 111 | help |
| 112 | Set this option to y for serial IRQ in continuous mode. |
| 113 | Otherwise it is in quiet mode. |
| 114 | |
Marshall Dawson | bc4c903 | 2019-06-11 12:18:20 -0600 | [diff] [blame] | 115 | config PICASSO_ACPI_IO_BASE |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 116 | hex |
| 117 | default 0x400 |
| 118 | help |
| 119 | Base address for the ACPI registers. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 120 | |
Marshall Dawson | bc4c903 | 2019-06-11 12:18:20 -0600 | [diff] [blame] | 121 | config PICASSO_UART |
| 122 | bool "UART controller on Picasso" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 123 | default n |
| 124 | select DRIVERS_UART_8250MEM |
| 125 | select DRIVERS_UART_8250MEM_32 |
| 126 | select NO_UART_ON_SUPERIO |
| 127 | select UART_OVERRIDE_REFCLK |
| 128 | help |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 129 | There are four memory-mapped UARTs controllers in Picasso at: |
| 130 | 0: 0xfedc9000 |
| 131 | 1: 0xfedca000 |
| 132 | 2: 0xfedc3000 |
| 133 | 3: 0xfedcf000 |
| 134 | |
| 135 | choice PICASSO_UART_CLOCK_SOURCE |
| 136 | prompt "UART Frequency" |
| 137 | depends on PICASSO_UART |
| 138 | default PICASSO_UART_48MZ |
| 139 | |
| 140 | config PICASSO_UART_48MZ |
| 141 | bool "48 MHz clock" |
| 142 | help |
| 143 | Select this option for the most compatibility. |
| 144 | |
| 145 | config PICASSO_UART_1_8MZ |
| 146 | bool "1.8432 MHz clock" |
| 147 | help |
| 148 | Select this option if an old payload or Linux ttyS0 arguments |
| 149 | require it. |
| 150 | |
| 151 | endchoice |
| 152 | |
| 153 | config PICASSO_UART_LEGACY |
| 154 | bool "Decode legacy I/O range" |
| 155 | depends on PICASSO_UART |
| 156 | help |
| 157 | Assign I/O 3F8, 2F8, etc. to a Picasso UART. Only a single UART may |
| 158 | decode legacy addresses and this option enables the one used for the |
| 159 | console. A UART accessed with I/O does not allow all the features |
| 160 | of MMIO. The MMIO decode is still present when this option is used. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 161 | |
| 162 | config CONSOLE_UART_BASE_ADDRESS |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 163 | depends on CONSOLE_SERIAL && PICASSO_UART |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 164 | hex |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 165 | default 0xfedc9000 if UART_FOR_CONSOLE = 0 |
| 166 | default 0xfedca000 if UART_FOR_CONSOLE = 1 |
| 167 | default 0xfedc3000 if UART_FOR_CONSOLE = 2 |
| 168 | default 0xfedcf000 if UART_FOR_CONSOLE = 3 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 169 | |
| 170 | config SMM_TSEG_SIZE |
| 171 | hex |
| 172 | default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER |
| 173 | default 0x0 |
| 174 | |
| 175 | config SMM_RESERVED_SIZE |
| 176 | hex |
| 177 | default 0x150000 |
| 178 | |
| 179 | config SMM_MODULE_STACK_SIZE |
| 180 | hex |
| 181 | default 0x800 |
| 182 | |
| 183 | config ACPI_CPU_STRING |
| 184 | string |
Marshall Dawson | 879eba5 | 2019-11-22 17:52:39 -0700 | [diff] [blame] | 185 | default "\\_PR.C%03d" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 186 | |
| 187 | config ACPI_BERT |
| 188 | bool "Build ACPI BERT Table" |
| 189 | default y |
| 190 | depends on HAVE_ACPI_TABLES |
| 191 | help |
| 192 | Report Machine Check errors identified in POST to the OS in an |
| 193 | ACPI Boot Error Record Table. This option reserves an 8MB region |
| 194 | for building the error structures. |
| 195 | |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 196 | config ACPI_BERT_SIZE |
| 197 | hex |
| 198 | default 0x4000 |
| 199 | help |
| 200 | Specify the amount of DRAM reserved for gathering the data used to |
| 201 | generate the ACPI table. |
| 202 | |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 203 | config CHROMEOS |
| 204 | select CHROMEOS_RAMOOPS_DYNAMIC |
| 205 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 206 | config RO_REGION_ONLY |
| 207 | string |
| 208 | depends on CHROMEOS |
| 209 | default "apu/amdfw" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 210 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 211 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 212 | int |
Martin Roth | 4017de0 | 2019-12-16 23:21:05 -0700 | [diff] [blame] | 213 | default 150 |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 214 | |
Marshall Dawson | 39a4ac1 | 2019-06-20 16:28:33 -0600 | [diff] [blame] | 215 | config PICASSO_LPC_IOMUX |
| 216 | bool |
| 217 | help |
| 218 | Picasso's LPC bus signals are MUXed with some of the EMMC signals. |
| 219 | Select this option if LPC signals are required. |
| 220 | |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 221 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 222 | def_bool n |
| 223 | help |
| 224 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 225 | which indicates a board level ROM transaction request. This |
| 226 | removes arbitration with board and assumes the chipset controls |
| 227 | the SPI flash bus entirely. |
| 228 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 229 | config MAINBOARD_POWER_RESTORE |
| 230 | def_bool n |
| 231 | help |
| 232 | This option determines what state to go to once power is restored |
| 233 | after having been lost in S0. Select this option to automatically |
| 234 | return to S0. Otherwise the system will remain in S5 once power |
| 235 | is restored. |
| 236 | |
Furquan Shaikh | c6d89fb | 2020-05-28 11:21:26 -0700 | [diff] [blame] | 237 | config FSP_M_ADDR |
| 238 | hex |
| 239 | default 0x90000000 |
| 240 | |
Felix Held | 4667322 | 2020-04-04 02:37:04 +0200 | [diff] [blame] | 241 | config X86_RESET_VECTOR |
| 242 | hex |
| 243 | default 0x807fff0 |
| 244 | |
| 245 | config EARLYRAM_BSP_STACK_SIZE |
| 246 | hex |
| 247 | default 0x800 |
| 248 | |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 249 | config FSP_TEMP_RAM_SIZE |
| 250 | hex |
| 251 | depends on FSP_USES_CB_STACK |
| 252 | default 0x40000 |
| 253 | help |
| 254 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 255 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 256 | menu "PSP Configuration Options" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 257 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 258 | config AMDFW_OUTSIDE_CBFS |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 259 | bool |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 260 | default n |
| 261 | help |
| 262 | The AMDFW (PSP) is typically locatable in cbfs. Select this |
| 263 | option to manually attach the generated amdfw.rom outside of |
| 264 | cbfs. The location is selected by the FWM position. |
| 265 | |
| 266 | config AMD_FWM_POSITION_INDEX |
| 267 | int "Firmware Directory Table location (0 to 5)" |
| 268 | range 0 5 |
| 269 | default 0 if BOARD_ROMSIZE_KB_512 |
| 270 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 271 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 272 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 273 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 274 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 275 | help |
| 276 | Typically this is calculated by the ROM size, but there may |
| 277 | be situations where you want to put the firmware directory |
| 278 | table in a different location. |
| 279 | 0: 512 KB - 0xFFFA0000 |
| 280 | 1: 1 MB - 0xFFF20000 |
| 281 | 2: 2 MB - 0xFFE20000 |
| 282 | 3: 4 MB - 0xFFC20000 |
| 283 | 4: 8 MB - 0xFF820000 |
| 284 | 5: 16 MB - 0xFF020000 |
| 285 | |
| 286 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 287 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 288 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 289 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 290 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 291 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 292 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 293 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 294 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 295 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 296 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 297 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 298 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 299 | config AMD_PUBKEY_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 300 | string |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 301 | default "3rdparty/amd_blobs/picasso/PSP/AmdPubKeyRV.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 302 | |
Marshall Dawson | b768723 | 2020-01-20 19:56:30 -0700 | [diff] [blame] | 303 | config PSP_APOB_DRAM_ADDRESS |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 304 | hex |
| 305 | default 0x9f00000 |
| 306 | help |
| 307 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 308 | Block. |
| 309 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 310 | config USE_PSPSCUREOS |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 311 | bool |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 312 | default y |
| 313 | help |
| 314 | Include the PspSecureOs and PspTrustlet binaries in the PSP build. |
| 315 | |
| 316 | If unsure, answer 'y' |
| 317 | |
| 318 | config PSP_LOAD_MP2_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 319 | bool |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 320 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 321 | help |
| 322 | Include the MP2 firmwares and configuration into the PSP build. |
| 323 | |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 324 | If unsure, answer 'n' |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 325 | |
| 326 | config PSP_LOAD_S0I3_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 327 | bool |
Furquan Shaikh | 30bc5b3 | 2020-04-23 18:02:53 -0700 | [diff] [blame] | 328 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 329 | help |
| 330 | Select this item to include the S0i3 file into the PSP build. |
| 331 | |
| 332 | config HAVE_PSP_WHITELIST_FILE |
| 333 | bool "Include a debug whitelist file in PSP build" |
| 334 | default n |
| 335 | help |
| 336 | Support secured unlock prior to reset using a whitelisted |
| 337 | number? This feature requires a signed whitelist image and |
| 338 | bootloader from AMD. |
| 339 | |
| 340 | If unsure, answer 'n' |
| 341 | |
| 342 | config PSP_WHITELIST_FILE |
Martin Roth | 49b09a0 | 2020-02-20 13:54:06 -0700 | [diff] [blame] | 343 | string "Debug whitelist file path" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 344 | depends on HAVE_PSP_WHITELIST_FILE |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 345 | default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 346 | |
Martin Roth | 49b09a0 | 2020-02-20 13:54:06 -0700 | [diff] [blame] | 347 | config PSP_BOOTLOADER_FILE |
| 348 | string "Specify the PSP Bootloader file path" |
| 349 | default "3rdparty/amd_blobs/picasso/PSP/PspBootLoader_WL_RV.sbin" if HAVE_PSP_WHITELIST_FILE |
| 350 | default "3rdparty/amd_blobs/picasso/PSP/PspBootLoader_prod_RV.sbin" |
| 351 | help |
| 352 | Supply the name of the PSP bootloader file. |
| 353 | |
| 354 | Note that this option may conflict with the whitelist file if a |
| 355 | different PSP bootloader binary is specified. |
| 356 | |
Furquan Shaikh | 577db02 | 2020-04-24 15:52:04 -0700 | [diff] [blame] | 357 | config PSP_UNLOCK_SECURE_DEBUG |
| 358 | bool "Unlock secure debug" |
| 359 | default n |
| 360 | help |
| 361 | Select this item to enable secure debug options in PSP. |
| 362 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 363 | endmenu |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 364 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 365 | endif # SOC_AMD_PICASSO |