blob: 42469ba3c186eb3c49683bbcf7d276f4ccf1aced [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Aaron Durbin76c37002012-10-30 09:03:43 -05003
4#include <console/console.h>
5#include <device/device.h>
6#include <device/pci.h>
7#include <device/pci_ids.h>
Patrick Rudolphe56189c2018-04-18 10:11:59 +02008#include <device/pci_ops.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02009#include <option.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050010#include <pc80/isa-dma.h>
11#include <pc80/i8259.h>
12#include <arch/io.h>
13#include <arch/ioapic.h>
14#include <arch/acpi.h>
Aaron Durbin29ffa542012-12-21 21:21:48 -060015#include <cpu/x86/smm.h>
Duncan Laurie9c07c8f2013-03-22 11:08:39 -070016#include <cbmem.h>
17#include <string.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030018#include "chip.h"
Duncan Laurie9c07c8f2013-03-22 11:08:39 -070019#include "nvs.h"
Aaron Durbin76c37002012-10-30 09:03:43 -050020#include "pch.h"
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +020021#include <arch/acpigen.h>
Tristan Corrickf3127d42018-10-31 02:25:54 +130022#include <southbridge/intel/common/acpi_pirq_gen.h>
Patrick Rudolph6b931122018-11-01 17:48:37 +010023#include <southbridge/intel/common/rtc.h>
Arthur Heymansa3121b02019-05-28 13:46:49 +020024#include <southbridge/intel/common/spi.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050025
26#define NMI_OFF 0
27
Aaron Durbin76c37002012-10-30 09:03:43 -050028typedef struct southbridge_intel_lynxpoint_config config_t;
29
Paul Menzel373a20c2013-05-03 12:17:02 +020030/**
31 * Set miscellanous static southbridge features.
32 *
33 * @param dev PCI device with I/O APIC control registers
34 */
35static void pch_enable_ioapic(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -050036{
Aaron Durbin76c37002012-10-30 09:03:43 -050037 u32 reg32;
Aaron Durbin76c37002012-10-30 09:03:43 -050038
Matt DeVilliera51e3792018-03-04 01:44:15 -060039 /* Assign unique bus/dev/fn for I/O APIC */
40 pci_write_config16(dev, LPC_IBDF,
41 PCH_IOAPIC_PCI_BUS << 8 | PCH_IOAPIC_PCI_SLOT << 3);
42
Paul Menzel373a20c2013-05-03 12:17:02 +020043 /* Enable ACPI I/O range decode */
44 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Aaron Durbin76c37002012-10-30 09:03:43 -050045
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080046 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Aaron Durbin76c37002012-10-30 09:03:43 -050047
48 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080049 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec5939992013-05-24 11:06:49 -070050 if (pch_is_lp()) {
51 /* PCH-LP has 39 redirection entries */
52 reg32 &= ~0x00ff0000;
53 reg32 |= 0x00270000;
54 }
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -050056
Paul Menzel373a20c2013-05-03 12:17:02 +020057 /*
58 * Select Boot Configuration register (0x03) and
59 * use Processor System Bus (0x01) to deliver interrupts.
60 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080061 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Aaron Durbin76c37002012-10-30 09:03:43 -050062}
63
64static void pch_enable_serial_irqs(struct device *dev)
65{
66 /* Set packet length and toggle silent mode bit for one frame. */
67 pci_write_config8(dev, SERIRQ_CNTL,
68 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Julius Wernercd49cce2019-03-05 16:53:33 -080069#if !CONFIG(SERIRQ_CONTINUOUS_MODE)
Aaron Durbin76c37002012-10-30 09:03:43 -050070 pci_write_config8(dev, SERIRQ_CNTL,
71 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
72#endif
73}
74
75/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
76 * 0x00 - 0000 = Reserved
77 * 0x01 - 0001 = Reserved
78 * 0x02 - 0010 = Reserved
79 * 0x03 - 0011 = IRQ3
80 * 0x04 - 0100 = IRQ4
81 * 0x05 - 0101 = IRQ5
82 * 0x06 - 0110 = IRQ6
83 * 0x07 - 0111 = IRQ7
84 * 0x08 - 1000 = Reserved
85 * 0x09 - 1001 = IRQ9
86 * 0x0A - 1010 = IRQ10
87 * 0x0B - 1011 = IRQ11
88 * 0x0C - 1100 = IRQ12
89 * 0x0D - 1101 = Reserved
90 * 0x0E - 1110 = IRQ14
91 * 0x0F - 1111 = IRQ15
92 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
93 * 0x80 - The PIRQ is not routed.
94 */
95
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +020096static void pch_pirq_init(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -050097{
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +020098 struct device *irq_dev;
Aaron Durbin76c37002012-10-30 09:03:43 -050099 /* Get the chip configuration */
100 config_t *config = dev->chip_info;
101
102 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
103 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
104 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
105 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
106
107 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
108 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
109 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
110 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
111
112 /* Eric Biederman once said we should let the OS do this.
113 * I am not so sure anymore he was right.
114 */
115
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200116 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Aaron Durbin76c37002012-10-30 09:03:43 -0500117 u8 int_pin=0, int_line=0;
118
119 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
120 continue;
121
122 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
123
124 switch (int_pin) {
125 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
126 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
127 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
128 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
129 }
130
131 if (!int_line)
132 continue;
133
134 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
135 }
136}
137
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200138static void pch_gpi_routing(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500139{
140 /* Get the chip configuration */
141 config_t *config = dev->chip_info;
142 u32 reg32 = 0;
143
144 /* An array would be much nicer here, or some
145 * other method of doing this.
146 */
147 reg32 |= (config->gpi0_routing & 0x03) << 0;
148 reg32 |= (config->gpi1_routing & 0x03) << 2;
149 reg32 |= (config->gpi2_routing & 0x03) << 4;
150 reg32 |= (config->gpi3_routing & 0x03) << 6;
151 reg32 |= (config->gpi4_routing & 0x03) << 8;
152 reg32 |= (config->gpi5_routing & 0x03) << 10;
153 reg32 |= (config->gpi6_routing & 0x03) << 12;
154 reg32 |= (config->gpi7_routing & 0x03) << 14;
155 reg32 |= (config->gpi8_routing & 0x03) << 16;
156 reg32 |= (config->gpi9_routing & 0x03) << 18;
157 reg32 |= (config->gpi10_routing & 0x03) << 20;
158 reg32 |= (config->gpi11_routing & 0x03) << 22;
159 reg32 |= (config->gpi12_routing & 0x03) << 24;
160 reg32 |= (config->gpi13_routing & 0x03) << 26;
161 reg32 |= (config->gpi14_routing & 0x03) << 28;
162 reg32 |= (config->gpi15_routing & 0x03) << 30;
163
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200164 pci_write_config32(dev, GPIO_ROUT, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500165}
166
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200167static void pch_power_options(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500168{
169 u8 reg8;
Duncan Laurie467f31d2013-03-08 17:00:37 -0800170 u16 reg16;
Aaron Durbin76c37002012-10-30 09:03:43 -0500171 u32 reg32;
172 const char *state;
173 /* Get the chip configuration */
174 config_t *config = dev->chip_info;
Duncan Laurie467f31d2013-03-08 17:00:37 -0800175 u16 pmbase = get_pmbase();
Nico Huber9faae2b2018-11-14 00:00:35 +0100176 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Aaron Durbin76c37002012-10-30 09:03:43 -0500177 int nmi_option;
178
179 /* Which state do we want to goto after g3 (power restored)?
180 * 0 == S0 Full On
181 * 1 == S5 Soft Off
182 *
183 * If the option is not existent (Laptops), use Kconfig setting.
184 */
185 get_option(&pwr_on, "power_on_after_fail");
186
187 reg16 = pci_read_config16(dev, GEN_PMCON_3);
188 reg16 &= 0xfffe;
189 switch (pwr_on) {
190 case MAINBOARD_POWER_OFF:
191 reg16 |= 1;
192 state = "off";
193 break;
194 case MAINBOARD_POWER_ON:
195 reg16 &= ~1;
196 state = "on";
197 break;
198 case MAINBOARD_POWER_KEEP:
199 reg16 &= ~1;
200 state = "state keep";
201 break;
202 default:
203 state = "undefined";
204 }
205
206 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
207 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
208
209 reg16 &= ~(1 << 10);
210 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
211
212 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
213
214 pci_write_config16(dev, GEN_PMCON_3, reg16);
215 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
216
217 /* Set up NMI on errors. */
218 reg8 = inb(0x61);
219 reg8 &= 0x0f; /* Higher Nibble must be 0 */
220 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
221 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
222 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
223 outb(reg8, 0x61);
224
225 reg8 = inb(0x70);
226 nmi_option = NMI_OFF;
227 get_option(&nmi_option, "nmi");
228 if (nmi_option) {
229 printk(BIOS_INFO, "NMI sources enabled.\n");
230 reg8 &= ~(1 << 7); /* Set NMI. */
231 } else {
232 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200233 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Aaron Durbin76c37002012-10-30 09:03:43 -0500234 }
235 outb(reg8, 0x70);
236
237 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
238 reg16 = pci_read_config16(dev, GEN_PMCON_1);
239 reg16 &= ~(3 << 0); // SMI# rate 1 minute
240 reg16 &= ~(1 << 10); // Disable BIOS_PCI_EXP_EN for native PME
Aaron Durbin76c37002012-10-30 09:03:43 -0500241 pci_write_config16(dev, GEN_PMCON_1, reg16);
242
Duncan Laurie467f31d2013-03-08 17:00:37 -0800243 /*
244 * Set the board's GPI routing on LynxPoint-H.
245 * This is done as part of GPIO configuration on LynxPoint-LP.
246 */
247 if (pch_is_lp())
248 pch_gpi_routing(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500249
Duncan Laurie467f31d2013-03-08 17:00:37 -0800250 /* GPE setup based on device tree configuration */
251 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
252 config->gpe0_en_3, config->gpe0_en_4);
Aaron Durbin76c37002012-10-30 09:03:43 -0500253
Duncan Laurie467f31d2013-03-08 17:00:37 -0800254 /* SMI setup based on device tree configuration */
255 enable_alt_smi(config->alt_gp_smi_en);
Aaron Durbin76c37002012-10-30 09:03:43 -0500256
257 /* Set up power management block and determine sleep mode */
258 reg32 = inl(pmbase + 0x04); // PM1_CNT
259 reg32 &= ~(7 << 10); // SLP_TYP
260 reg32 |= (1 << 0); // SCI_EN
261 outl(reg32, pmbase + 0x04);
262
263 /* Clear magic status bits to prevent unexpected wake */
264 reg32 = RCBA32(0x3310);
265 reg32 |= (1 << 4)|(1 << 5)|(1 << 0);
266 RCBA32(0x3310) = reg32;
267
Ryan Salsamendi889ce9c2017-06-30 17:45:14 -0700268 reg16 = RCBA16(0x3f02);
269 reg16 &= ~0xf;
270 RCBA16(0x3f02) = reg16;
Aaron Durbin76c37002012-10-30 09:03:43 -0500271}
272
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800273/* LynxPoint PCH Power Management init */
274static void lpt_pm_init(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500275{
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800276 printk(BIOS_DEBUG, "LynxPoint PM init\n");
Aaron Durbin76c37002012-10-30 09:03:43 -0500277}
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800278
279const struct rcba_config_instruction lpt_lp_pm_rcba[] = {
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700280 RCBA_RMW_REG_32(0x232c, ~1, 0x00000000),
281 RCBA_RMW_REG_32(0x1100, ~0xc000, 0xc000),
282 RCBA_RMW_REG_32(0x1100, ~0, 0x00000100),
283 RCBA_RMW_REG_32(0x1100, ~0, 0x0000003f),
284 RCBA_RMW_REG_32(0x2320, ~0x60, 0x10),
285 RCBA_RMW_REG_32(0x3314, 0, 0x00012fff),
286 RCBA_RMW_REG_32(0x3318, 0, 0x0dcf0400),
287 RCBA_RMW_REG_32(0x3324, 0, 0x04000000),
288 RCBA_RMW_REG_32(0x3368, 0, 0x00041400),
289 RCBA_RMW_REG_32(0x3388, 0, 0x3f8ddbff),
290 RCBA_RMW_REG_32(0x33ac, 0, 0x00007001),
291 RCBA_RMW_REG_32(0x33b0, 0, 0x00181900),
292 RCBA_RMW_REG_32(0x33c0, 0, 0x00060A00),
293 RCBA_RMW_REG_32(0x33d0, 0, 0x06200840),
294 RCBA_RMW_REG_32(0x3a28, 0, 0x01010101),
295 RCBA_RMW_REG_32(0x3a2c, 0, 0x04040404),
296 RCBA_RMW_REG_32(0x2b1c, 0, 0x03808033),
297 RCBA_RMW_REG_32(0x2b34, 0, 0x80000009),
298 RCBA_RMW_REG_32(0x3348, 0, 0x022ddfff),
299 RCBA_RMW_REG_32(0x334c, 0, 0x00000001),
300 RCBA_RMW_REG_32(0x3358, 0, 0x0001c000),
301 RCBA_RMW_REG_32(0x3380, 0, 0x3f8ddbff),
302 RCBA_RMW_REG_32(0x3384, 0, 0x0001c7e1),
303 RCBA_RMW_REG_32(0x338c, 0, 0x0001c7e1),
304 RCBA_RMW_REG_32(0x3398, 0, 0x0001c000),
305 RCBA_RMW_REG_32(0x33a8, 0, 0x00181900),
306 RCBA_RMW_REG_32(0x33dc, 0, 0x00080000),
307 RCBA_RMW_REG_32(0x33e0, 0, 0x00000001),
308 RCBA_RMW_REG_32(0x3a20, 0, 0x00000404),
309 RCBA_RMW_REG_32(0x3a24, 0, 0x01010101),
310 RCBA_RMW_REG_32(0x3a30, 0, 0x01010101),
311 RCBA_RMW_REG_32(0x0410, ~0, 0x00000003),
312 RCBA_RMW_REG_32(0x2618, ~0, 0x08000000),
313 RCBA_RMW_REG_32(0x2300, ~0, 0x00000002),
314 RCBA_RMW_REG_32(0x2600, ~0, 0x00000008),
315 RCBA_RMW_REG_32(0x33b4, 0, 0x00007001),
316 RCBA_RMW_REG_32(0x3350, 0, 0x022ddfff),
317 RCBA_RMW_REG_32(0x3354, 0, 0x00000001),
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800318 RCBA_RMW_REG_32(0x33d4, ~0, 0x08000000), /* Power Optimizer */
Matt DeVillierc97e0422017-02-16 11:36:16 -0600319 RCBA_RMW_REG_32(0x33c8, ~0, 0x00000080), /* Power Optimizer */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800320 RCBA_RMW_REG_32(0x2b10, 0, 0x0000883c), /* Power Optimizer */
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700321 RCBA_RMW_REG_32(0x2b14, 0, 0x1e0a4616), /* Power Optimizer */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800322 RCBA_RMW_REG_32(0x2b24, 0, 0x40000005), /* Power Optimizer */
323 RCBA_RMW_REG_32(0x2b20, 0, 0x0005db01), /* Power Optimizer */
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700324 RCBA_RMW_REG_32(0x3a80, 0, 0x05145005),
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800325 RCBA_END_CONFIG
326};
327
328/* LynxPoint LP PCH Power Management init */
329static void lpt_lp_pm_init(struct device *dev)
330{
331 struct southbridge_intel_lynxpoint_config *config = dev->chip_info;
332 u32 data;
333
334 printk(BIOS_DEBUG, "LynxPoint LP PM init\n");
335
336 pci_write_config8(dev, 0xa9, 0x46);
337
338 pch_config_rcba(lpt_lp_pm_rcba);
339
340 pci_write_config32(dev, 0xac,
341 pci_read_config32(dev, 0xac) | (1 << 21));
342
Elyes HAOUASa0aea562017-07-03 21:38:53 +0200343 pch_iobp_update(0xED00015C, ~(1 << 11), 0x00003700);
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700344 pch_iobp_update(0xED000118, ~0UL, 0x00c00000);
345 pch_iobp_update(0xED000120, ~0UL, 0x00240000);
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800346 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
347
348 /* Set RCBA CIR28 0x3A84 based on SATA port enables */
349 data = 0x00001005;
350 /* Port 3 and 2 disabled */
351 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
352 data |= (1 << 24) | (1 << 26);
353 /* Port 1 and 0 disabled */
354 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
355 data |= (1 << 20) | (1 << 18);
356 RCBA32(0x3a84) = data;
357
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700358 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
359 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
360 RCBA32_OR(0x2b1c, (1 << 29));
361
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800362 /* Lock */
363 RCBA32_OR(0x3a6c, 0x00000001);
364
365 /* Set RCBA 0x33D4 after other setup */
366 RCBA32_OR(0x33d4, 0x2fff2fb1);
367
368 /* Set RCBA 0x33C8[15]=1 as last step */
369 RCBA32_OR(0x33c8, (1 << 15));
370}
Aaron Durbin76c37002012-10-30 09:03:43 -0500371
Matt DeVilliera51e3792018-03-04 01:44:15 -0600372static void enable_hpet(struct device *const dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500373{
374 u32 reg32;
Matt DeVilliera51e3792018-03-04 01:44:15 -0600375 size_t i;
376
377 /* Assign unique bus/dev/fn for each HPET */
378 for (i = 0; i < 8; ++i)
379 pci_write_config16(dev, LPC_HnBDF(i),
380 PCH_HPET_PCI_BUS << 8 | PCH_HPET_PCI_SLOT << 3 | i);
Aaron Durbin76c37002012-10-30 09:03:43 -0500381
382 /* Move HPET to default address 0xfed00000 and enable it */
383 reg32 = RCBA32(HPTC);
384 reg32 |= (1 << 7); // HPET Address Enable
385 reg32 &= ~(3 << 0);
386 RCBA32(HPTC) = reg32;
387 /* Read it back to stick. It's affected by posted write syndrome. */
Elyes HAOUAS6de151e2019-10-18 16:43:30 +0200388 RCBA32(HPTC);
Aaron Durbin76c37002012-10-30 09:03:43 -0500389}
390
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200391static void enable_clock_gating(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500392{
Duncan Laurie74c0d052012-12-17 11:31:40 -0800393 /* LynxPoint Mobile */
394 u32 reg32;
395 u16 reg16;
396
397 /* DMI */
398 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
399 reg16 = pci_read_config16(dev, GEN_PMCON_1);
400 reg16 |= (1 << 11) | (1 << 12) | (1 << 14);
401 reg16 |= (1 << 2); // PCI CLKRUN# Enable
402 pci_write_config16(dev, GEN_PMCON_1, reg16);
403 RCBA32_OR(0x900, (1 << 14));
404
405 reg32 = RCBA32(CG);
406 reg32 |= (1 << 22); // HDA Dynamic
Ryan Salsamendi0d9b3602017-06-30 17:15:57 -0700407 reg32 |= (1UL << 31); // LPC Dynamic
Duncan Laurie74c0d052012-12-17 11:31:40 -0800408 reg32 |= (1 << 16); // PCIe Dynamic
409 reg32 |= (1 << 27); // HPET Dynamic
410 reg32 |= (1 << 28); // GPIO Dynamic
411 RCBA32(CG) = reg32;
412
413 RCBA32_OR(0x38c0, 0x7); // SPI Dynamic
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800414}
415
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200416static void enable_lp_clock_gating(struct device *dev)
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800417{
418 /* LynxPoint LP */
419 u32 reg32;
420 u16 reg16;
421
422 /* DMI */
423 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
424 reg16 = pci_read_config16(dev, GEN_PMCON_1);
425 reg16 &= ~((1 << 11) | (1 << 14));
426 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12) | (1 << 13);
427 reg16 |= (1 << 2); // PCI CLKRUN# Enable
428 pci_write_config16(dev, GEN_PMCON_1, reg16);
429
430 reg32 = pci_read_config32(dev, 0x64);
431 reg32 |= (1 << 6);
432 pci_write_config32(dev, 0x64, reg32);
433
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700434 /*
435 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
436 * RCBA + 0x2614[23:16] = 0x20
437 * RCBA + 0x2614[30:28] = 0x0
Duncan Lauried8c7d732013-07-16 09:01:43 -0700438 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700439 */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800440 RCBA32_AND_OR(0x2614, 0x8bffffff, 0x0a206500);
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700441
442 /* Check for LPT-LP B2 stepping and 0:31.0@0xFA > 4 */
Nico Huber744d6bd2019-01-12 14:58:20 +0100443 struct device *const gma = pcidev_on_root(2, 0);
444 if (gma && pci_read_config8(gma, 0x8) >= 0x0b)
Elyes HAOUASa0aea562017-07-03 21:38:53 +0200445 RCBA32_OR(0x2614, (1 << 26));
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700446
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800447 RCBA32_OR(0x900, 0x0000031f);
448
449 reg32 = RCBA32(CG);
Duncan Lauriea2d6a402013-03-22 11:24:45 -0700450 if (RCBA32(0x3454) & (1 << 4))
451 reg32 &= ~(1 << 29); // LPC Dynamic
452 else
453 reg32 |= (1 << 29); // LPC Dynamic
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700454 reg32 |= (1UL << 31); // LP LPC
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700455 reg32 |= (1 << 30); // LP BLA
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800456 reg32 |= (1 << 28); // GPIO Dynamic
457 reg32 |= (1 << 27); // HPET Dynamic
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700458 reg32 |= (1 << 26); // Generic Platform Event Clock
459 if (RCBA32(BUC) & PCH_DISABLE_GBE)
460 reg32 |= (1 << 23); // GbE Static
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800461 reg32 |= (1 << 22); // HDA Dynamic
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700462 reg32 |= (1 << 16); // PCI Dynamic
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800463 RCBA32(CG) = reg32;
464
465 RCBA32_OR(0x3434, 0x7); // LP LPC
466
467 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000); // SATA
468
469 RCBA32_OR(0x38c0, 0x3c07); // SPI Dynamic
470
471 pch_iobp_update(0xCF000000, ~0UL, 0x00007001);
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700472 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000); // bit0=0 in BWG 1.4.0
Aaron Durbin76c37002012-10-30 09:03:43 -0500473}
474
Aaron Durbin29ffa542012-12-21 21:21:48 -0600475static void pch_set_acpi_mode(void)
Aaron Durbin76c37002012-10-30 09:03:43 -0500476{
Kyösti Mälkkib4905622019-07-12 08:02:35 +0300477 if (CONFIG(HAVE_SMI_HANDLER) && !acpi_is_wakeup_s3()) {
Aaron Durbin76c37002012-10-30 09:03:43 -0500478 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
Aaron Durbin29ffa542012-12-21 21:21:48 -0600479 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
Aaron Durbin76c37002012-10-30 09:03:43 -0500480 printk(BIOS_DEBUG, "done.\n");
Aaron Durbin76c37002012-10-30 09:03:43 -0500481 }
Aaron Durbin76c37002012-10-30 09:03:43 -0500482}
Aaron Durbin76c37002012-10-30 09:03:43 -0500483
484static void pch_disable_smm_only_flashing(struct device *dev)
485{
486 u8 reg8;
487
488 printk(BIOS_SPEW, "Enabling BIOS updates outside of SMM... ");
Elyes HAOUAS0c22d2f2018-12-01 12:19:52 +0100489 reg8 = pci_read_config8(dev, BIOS_CNTL);
Aaron Durbin76c37002012-10-30 09:03:43 -0500490 reg8 &= ~(1 << 5);
Elyes HAOUAS0c22d2f2018-12-01 12:19:52 +0100491 pci_write_config8(dev, BIOS_CNTL, reg8);
Aaron Durbin76c37002012-10-30 09:03:43 -0500492}
493
494static void pch_fixups(struct device *dev)
495{
496 u8 gen_pmcon_2;
497
498 /* Indicate DRAM init done for MRC S3 to know it can resume */
499 gen_pmcon_2 = pci_read_config8(dev, GEN_PMCON_2);
500 gen_pmcon_2 |= (1 << 7);
501 pci_write_config8(dev, GEN_PMCON_2, gen_pmcon_2);
502
503 /*
504 * Enable DMI ASPM in the PCH
505 */
506 RCBA32_AND_OR(0x2304, ~(1 << 10), 0);
507 RCBA32_OR(0x21a4, (1 << 11)|(1 << 10));
508 RCBA32_OR(0x21a8, 0x3);
509}
510
Aaron Durbin76c37002012-10-30 09:03:43 -0500511static void lpc_init(struct device *dev)
512{
513 printk(BIOS_DEBUG, "pch: lpc_init\n");
514
515 /* Set the value for PCI command register. */
516 pci_write_config16(dev, PCI_COMMAND, 0x000f);
517
518 /* IO APIC initialization. */
Paul Menzel373a20c2013-05-03 12:17:02 +0200519 pch_enable_ioapic(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500520
521 pch_enable_serial_irqs(dev);
522
523 /* Setup the PIRQ. */
524 pch_pirq_init(dev);
525
526 /* Setup power options. */
527 pch_power_options(dev);
528
529 /* Initialize power management */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800530 if (pch_is_lp()) {
531 lpt_lp_pm_init(dev);
532 enable_lp_clock_gating(dev);
533 } else {
534 lpt_pm_init(dev);
535 enable_clock_gating(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500536 }
537
Aaron Durbin76c37002012-10-30 09:03:43 -0500538 /* Initialize the real time clock. */
Patrick Rudolph6b931122018-11-01 17:48:37 +0100539 sb_rtc_init();
Aaron Durbin76c37002012-10-30 09:03:43 -0500540
541 /* Initialize ISA DMA. */
542 isa_dma_init();
543
544 /* Initialize the High Precision Event Timers, if present. */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600545 enable_hpet(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500546
Aaron Durbin76c37002012-10-30 09:03:43 -0500547 setup_i8259();
548
Aaron Durbin76c37002012-10-30 09:03:43 -0500549 /* Interrupt 9 should be level triggered (SCI) */
550 i8259_configure_irq_trigger(9, 1);
551
552 pch_disable_smm_only_flashing(dev);
553
Aaron Durbin29ffa542012-12-21 21:21:48 -0600554 pch_set_acpi_mode();
Aaron Durbin76c37002012-10-30 09:03:43 -0500555
556 pch_fixups(dev);
557}
558
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200559static void pch_lpc_add_mmio_resources(struct device *dev)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600560{
561 u32 reg;
562 struct resource *res;
563 const u32 default_decode_base = IO_APIC_ADDR;
564
565 /*
566 * Just report all resources from IO-APIC base to 4GiB. Don't mark
567 * them reserved as that may upset the OS if this range is marked
568 * as reserved in the e820.
569 */
570 res = new_resource(dev, OIC);
571 res->base = default_decode_base;
572 res->size = 0 - default_decode_base;
573 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
574
575 /* RCBA */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800576 if ((uintptr_t)DEFAULT_RCBA < default_decode_base) {
Aaron Durbin6f561af2012-12-19 14:38:01 -0600577 res = new_resource(dev, RCBA);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800578 res->base = (resource_t)(uintptr_t)DEFAULT_RCBA;
Aaron Durbin6f561af2012-12-19 14:38:01 -0600579 res->size = 16 * 1024;
580 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
581 IORESOURCE_FIXED | IORESOURCE_RESERVE;
582 }
583
584 /* Check LPC Memory Decode register. */
585 reg = pci_read_config32(dev, LGMR);
586 if (reg & 1) {
587 reg &= ~0xffff;
588 if (reg < default_decode_base) {
589 res = new_resource(dev, LGMR);
590 res->base = reg;
591 res->size = 16 * 1024;
592 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
593 IORESOURCE_FIXED | IORESOURCE_RESERVE;
594 }
595 }
596}
597
598/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
599#define LPC_DEFAULT_IO_RANGE_LOWER 0
600#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
601
Julius Werner7c712bb2019-05-01 16:51:20 -0700602static inline int pch_io_range_in_default(int base, int size)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600603{
604 /* Does it start above the range? */
605 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
606 return 0;
607
608 /* Is it entirely contained? */
609 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
610 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
611 return 1;
612
613 /* This will return not in range for partial overlaps. */
614 return 0;
615}
616
617/*
618 * Note: this function assumes there is no overlap with the default LPC device's
619 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
620 */
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200621static void pch_lpc_add_io_resource(struct device *dev, u16 base, u16 size,
622 int index)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600623{
624 struct resource *res;
625
626 if (pch_io_range_in_default(base, size))
627 return;
628
629 res = new_resource(dev, index);
630 res->base = base;
631 res->size = size;
632 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
633}
634
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200635static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
636 int index)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600637{
638 /*
639 * Check if the register is enabled. If so and the base exceeds the
Kyösti Mälkkib544c002019-01-06 10:41:41 +0200640 * device's default, claim range and add the resource.
Aaron Durbin6f561af2012-12-19 14:38:01 -0600641 */
642 if (reg_value & 1) {
643 u16 base = reg_value & 0xfffc;
644 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
645 pch_lpc_add_io_resource(dev, base, size, index);
646 }
647}
648
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200649static void pch_lpc_add_io_resources(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500650{
651 struct resource *res;
652 config_t *config = dev->chip_info;
Aaron Durbin76c37002012-10-30 09:03:43 -0500653
Aaron Durbin6f561af2012-12-19 14:38:01 -0600654 /* Add the default claimed IO range for the LPC device. */
655 res = new_resource(dev, 0);
656 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
657 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
658 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
659
660 /* GPIOBASE */
Duncan Laurie7922b462013-03-08 16:34:33 -0800661 pch_lpc_add_io_resource(dev, get_gpiobase(), DEFAULT_GPIOSIZE,
Aaron Durbin6f561af2012-12-19 14:38:01 -0600662 GPIO_BASE);
663
664 /* PMBASE */
Duncan Laurie7922b462013-03-08 16:34:33 -0800665 pch_lpc_add_io_resource(dev, get_pmbase(), 256, PMBASE);
Aaron Durbin6f561af2012-12-19 14:38:01 -0600666
667 /* LPC Generic IO Decode range. */
668 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
669 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
670 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
671 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
672}
673
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200674static void pch_lpc_read_resources(struct device *dev)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600675{
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700676 global_nvs_t *gnvs;
677
Aaron Durbin76c37002012-10-30 09:03:43 -0500678 /* Get the normal PCI resources of this device. */
679 pci_dev_read_resources(dev);
680
Aaron Durbin6f561af2012-12-19 14:38:01 -0600681 /* Add non-standard MMIO resources. */
682 pch_lpc_add_mmio_resources(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500683
Aaron Durbin6f561af2012-12-19 14:38:01 -0600684 /* Add IO resources. */
685 pch_lpc_add_io_resources(dev);
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700686
687 /* Allocate ACPI NVS in CBMEM */
688 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t));
Kyösti Mälkkic3ed8862014-06-19 19:50:51 +0300689 if (!acpi_is_wakeup_s3() && gnvs)
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700690 memset(gnvs, 0, sizeof(global_nvs_t));
Aaron Durbin76c37002012-10-30 09:03:43 -0500691}
692
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200693static void pch_lpc_enable(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500694{
695 /* Enable PCH Display Port */
696 RCBA16(DISPBDF) = 0x0010;
697 RCBA32_OR(FD2, PCH_ENABLE_DBDF);
698
699 pch_enable(dev);
700}
701
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200702static void southbridge_inject_dsdt(struct device *dev)
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200703{
Vladimir Serbinenko7309c642014-10-05 11:07:33 +0200704 global_nvs_t *gnvs;
705
706 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
707 if (!gnvs) {
Elyes HAOUAS035df002016-10-03 21:54:16 +0200708 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko7309c642014-10-05 11:07:33 +0200709 if (gnvs)
710 memset(gnvs, 0, sizeof(*gnvs));
711 }
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200712
713 if (gnvs) {
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200714 acpi_create_gnvs(gnvs);
Vladimir Serbinenko1b409fd2014-10-12 00:26:21 +0200715
716 gnvs->apic = 1;
717 gnvs->mpen = 1; /* Enable Multi Processing */
718 gnvs->pcnt = dev_count_cpu();
719
Julius Wernercd49cce2019-03-05 16:53:33 -0800720#if CONFIG(CHROMEOS)
Joel Kitching6fbd8742018-08-23 14:56:25 +0800721 chromeos_init_chromeos_acpi(&(gnvs->chromeos));
Vladimir Serbinenko1b409fd2014-10-12 00:26:21 +0200722#endif
723
724 /* Update the mem console pointer. */
725 gnvs->cbmc = (u32)cbmem_find(CBMEM_ID_CONSOLE);
726
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200727 /* And tell SMI about it */
728 smm_setup_structures(gnvs, NULL, NULL);
729
Vladimir Serbinenko334fd8e2014-10-05 11:10:35 +0200730 /* Add it to DSDT. */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100731 acpigen_write_scope("\\");
732 acpigen_write_name_dword("NVSA", (u32) gnvs);
733 acpigen_pop_len();
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200734 }
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200735}
736
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300737void acpi_fill_fadt(acpi_fadt_t *fadt)
738{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300739 struct device *dev = pcidev_on_root(0x1f, 0);
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300740 struct southbridge_intel_lynxpoint_config *cfg = dev->chip_info;
741 u16 pmbase = get_pmbase();
742
743 fadt->sci_int = 0x9;
744 fadt->smi_cmd = APM_CNT;
745 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
746 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
747 fadt->s4bios_req = 0x0;
748 fadt->pstate_cnt = 0;
749
750 fadt->pm1a_evt_blk = pmbase + PM1_STS;
751 fadt->pm1b_evt_blk = 0x0;
752 fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
753 fadt->pm1b_cnt_blk = 0x0;
754 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
755 fadt->pm_tmr_blk = pmbase + PM1_TMR;
756 if (pch_is_lp())
757 fadt->gpe0_blk = pmbase + LP_GPE0_STS_1;
758 else
759 fadt->gpe0_blk = pmbase + GPE0_STS;
760 fadt->gpe1_blk = 0;
761
762 /*
763 * Some of the lengths here are doubled. This is because they describe
764 * blocks containing two registers, where the size of each register
765 * is found by halving the block length. See Table 5-34 and section
766 * 4.8.3 of the ACPI specification for details.
767 */
768 fadt->pm1_evt_len = 2 * 2;
769 fadt->pm1_cnt_len = 2;
770 fadt->pm2_cnt_len = 1;
771 fadt->pm_tmr_len = 4;
772 if (pch_is_lp())
773 fadt->gpe0_blk_len = 2 * 16;
774 else
775 fadt->gpe0_blk_len = 2 * 8;
776 fadt->gpe1_blk_len = 0;
777 fadt->gpe1_base = 0;
778
779 fadt->cst_cnt = 0;
780 fadt->p_lvl2_lat = 1;
781 fadt->p_lvl3_lat = 87;
782 fadt->flush_size = 0;
783 fadt->flush_stride = 0;
784 fadt->duty_offset = 0;
785 fadt->duty_width = 0;
786 fadt->day_alrm = 0xd;
787 fadt->mon_alrm = 0x00;
788 fadt->century = 0x00;
789 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
790
791 fadt->flags = ACPI_FADT_WBINVD |
792 ACPI_FADT_C1_SUPPORTED |
793 ACPI_FADT_C2_MP_SUPPORTED |
794 ACPI_FADT_SLEEP_BUTTON |
795 ACPI_FADT_RESET_REGISTER |
796 ACPI_FADT_SEALED_CASE |
797 ACPI_FADT_S4_RTC_WAKE |
798 ACPI_FADT_PLATFORM_CLOCK;
799
800 if (cfg->docking_supported)
801 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
802
803 fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
804 fadt->reset_reg.bit_width = 8;
805 fadt->reset_reg.bit_offset = 0;
806 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
807 fadt->reset_reg.addrl = 0xcf9;
808 fadt->reset_reg.addrh = 0;
809
810 fadt->reset_value = 6;
811
812 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
813 fadt->x_pm1a_evt_blk.bit_width = 2 * 16;
814 fadt->x_pm1a_evt_blk.bit_offset = 0;
815 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
816 fadt->x_pm1a_evt_blk.addrl = pmbase + PM1_STS;
817 fadt->x_pm1a_evt_blk.addrh = 0x0;
818
819 fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
820 fadt->x_pm1b_evt_blk.bit_width = 0;
821 fadt->x_pm1b_evt_blk.bit_offset = 0;
822 fadt->x_pm1b_evt_blk.access_size = 0;
823 fadt->x_pm1b_evt_blk.addrl = 0x0;
824 fadt->x_pm1b_evt_blk.addrh = 0x0;
825
826 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
827 fadt->x_pm1a_cnt_blk.bit_width = 16;
828 fadt->x_pm1a_cnt_blk.bit_offset = 0;
829 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
830 fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
831 fadt->x_pm1a_cnt_blk.addrh = 0x0;
832
833 fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
834 fadt->x_pm1b_cnt_blk.bit_width = 0;
835 fadt->x_pm1b_cnt_blk.bit_offset = 0;
836 fadt->x_pm1b_cnt_blk.access_size = 0;
837 fadt->x_pm1b_cnt_blk.addrl = 0x0;
838 fadt->x_pm1b_cnt_blk.addrh = 0x0;
839
840 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
841 fadt->x_pm2_cnt_blk.bit_width = 8;
842 fadt->x_pm2_cnt_blk.bit_offset = 0;
843 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
844 fadt->x_pm2_cnt_blk.addrl = pmbase + PM2_CNT;
845 fadt->x_pm2_cnt_blk.addrh = 0x0;
846
847 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
848 fadt->x_pm_tmr_blk.bit_width = 32;
849 fadt->x_pm_tmr_blk.bit_offset = 0;
850 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
851 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
852 fadt->x_pm_tmr_blk.addrh = 0x0;
853
854 /*
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100855 * Windows 10 requires x_gpe0_blk to be set starting with FADT revision 5.
856 * The bit_width field intentionally overflows here.
857 * The OSPM can instead use the values in `fadt->gpe0_blk{,_len}`, which
858 * seems to work fine on Linux 5.0 and Windows 10.
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300859 */
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100860 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
861 fadt->x_gpe0_blk.bit_width = fadt->gpe0_blk_len * 8;
862 fadt->x_gpe0_blk.bit_offset = 0;
863 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
864 fadt->x_gpe0_blk.addrl = fadt->gpe0_blk;
865 fadt->x_gpe0_blk.addrh = 0x0;
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300866
867 fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
868 fadt->x_gpe1_blk.bit_width = 0;
869 fadt->x_gpe1_blk.bit_offset = 0;
870 fadt->x_gpe1_blk.access_size = 0;
871 fadt->x_gpe1_blk.addrl = 0x0;
872 fadt->x_gpe1_blk.addrh = 0x0;
873}
874
Tristan Corrickf3127d42018-10-31 02:25:54 +1300875static const char *lpc_acpi_name(const struct device *dev)
876{
877 return "LPCB";
878}
879
880static void southbridge_fill_ssdt(struct device *dev)
881{
882 intel_acpi_gen_def_acpi_pirq(dev);
883}
884
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700885static unsigned long southbridge_write_acpi_tables(const struct device *device,
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200886 unsigned long start,
887 struct acpi_rsdp *rsdp)
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200888{
889 unsigned long current;
890 acpi_hpet_t *hpet;
891 acpi_header_t *ssdt;
892
893 current = start;
894
895 /* Align ACPI tables to 16byte */
Aaron Durbin07a1b282015-12-10 17:07:38 -0600896 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200897
898 /*
899 * We explicitly add these tables later on:
900 */
901 printk(BIOS_DEBUG, "ACPI: * HPET\n");
902
903 hpet = (acpi_hpet_t *) current;
904 current += sizeof(acpi_hpet_t);
Aaron Durbin07a1b282015-12-10 17:07:38 -0600905 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200906 acpi_create_intel_hpet(hpet);
907 acpi_add_table(rsdp, hpet);
908
Aaron Durbin07a1b282015-12-10 17:07:38 -0600909 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200910
911 printk(BIOS_DEBUG, "ACPI: * SSDT2\n");
912 ssdt = (acpi_header_t *)current;
913 acpi_create_serialio_ssdt(ssdt);
914 current += ssdt->length;
915 acpi_add_table(rsdp, ssdt);
Aaron Durbin07a1b282015-12-10 17:07:38 -0600916 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200917
918 printk(BIOS_DEBUG, "current = %lx\n", current);
919 return current;
920}
921
Tristan Corrick32ceed82018-11-30 22:53:27 +1300922static void lpc_final(struct device *dev)
923{
Arthur Heymansa3121b02019-05-28 13:46:49 +0200924 spi_finalize_ops();
Tristan Corrick63626b12018-11-30 22:53:50 +1300925
Julius Wernercd49cce2019-03-05 16:53:33 -0800926 if (acpi_is_wakeup_s3() || CONFIG(INTEL_CHIPSET_LOCKDOWN))
Tristan Corrick32ceed82018-11-30 22:53:27 +1300927 outb(APM_CNT_FINALIZE, APM_CNT);
928}
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200929
Aaron Durbin76c37002012-10-30 09:03:43 -0500930static struct pci_operations pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530931 .set_subsystem = pci_dev_set_subsystem,
Aaron Durbin76c37002012-10-30 09:03:43 -0500932};
933
934static struct device_operations device_ops = {
935 .read_resources = pch_lpc_read_resources,
936 .set_resources = pci_dev_set_resources,
Duncan Laurie8d783b82013-05-14 11:16:34 -0700937 .enable_resources = pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200938 .acpi_fill_ssdt = southbridge_fill_ssdt,
939 .acpi_inject_dsdt = southbridge_inject_dsdt,
Tristan Corrickf3127d42018-10-31 02:25:54 +1300940 .acpi_name = lpc_acpi_name,
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200941 .write_acpi_tables = southbridge_write_acpi_tables,
Aaron Durbin76c37002012-10-30 09:03:43 -0500942 .init = lpc_init,
Tristan Corrick32ceed82018-11-30 22:53:27 +1300943 .final = lpc_final,
Aaron Durbin76c37002012-10-30 09:03:43 -0500944 .enable = pch_lpc_enable,
Nico Huber51b75ae2019-03-14 16:02:05 +0100945 .scan_bus = scan_static_bus,
Aaron Durbin76c37002012-10-30 09:03:43 -0500946 .ops_pci = &pci_ops,
947};
948
949
Aaron Durbinc1989c42012-12-11 17:13:17 -0600950/* IDs for LPC device of Intel 8 Series Chipset (Lynx Point) */
951static const unsigned short pci_device_ids[] = {
952 0x8c41, /* Mobile Full Featured Engineering Sample. */
953 0x8c42, /* Desktop Full Featured Engineering Sample. */
954 0x8c44, /* Z87 SKU */
955 0x8c46, /* Z85 SKU */
956 0x8c49, /* HM86 SKU */
957 0x8c4a, /* H87 SKU */
958 0x8c4b, /* HM87 SKU */
959 0x8c4c, /* Q85 SKU */
960 0x8c4e, /* Q87 SKU */
961 0x8c4f, /* QM87 SKU */
Tristan Corrick9a085742018-10-31 02:20:28 +1300962 0x8c50, /* B85 SKU */
963 0x8c52, /* C222 SKU */
964 0x8c54, /* C224 SKU */
965 0x8c56, /* C226 SKU */
966 0x8c5c, /* H81 SKU */
Duncan Laurie74c0d052012-12-17 11:31:40 -0800967 0x9c41, /* LP Full Featured Engineering Sample */
968 0x9c43, /* LP Premium SKU */
969 0x9c45, /* LP Mainstream SKU */
970 0x9c47, /* LP Value SKU */
Aaron Durbinc1989c42012-12-11 17:13:17 -0600971 0 };
Aaron Durbin76c37002012-10-30 09:03:43 -0500972
973static const struct pci_driver pch_lpc __pci_driver = {
974 .ops = &device_ops,
975 .vendor = PCI_VENDOR_ID_INTEL,
976 .devices = pci_device_ids,
977};