blob: 4b44759139f8c1bd050380f45fa4563874974ea0 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurie467f31d2013-03-08 17:00:37 -08005 * Copyright 2013 Google Inc.
Aaron Durbin76c37002012-10-30 09:03:43 -05006 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Aaron Durbin76c37002012-10-30 09:03:43 -050016 */
17
18#include <console/console.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
Patrick Rudolphe56189c2018-04-18 10:11:59 +020022#include <device/pci_ops.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050023#include <pc80/mc146818rtc.h>
24#include <pc80/isa-dma.h>
25#include <pc80/i8259.h>
26#include <arch/io.h>
27#include <arch/ioapic.h>
28#include <arch/acpi.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020029#include <arch/cpu.h>
Aaron Durbin29ffa542012-12-21 21:21:48 -060030#include <cpu/x86/smm.h>
Duncan Laurie9c07c8f2013-03-22 11:08:39 -070031#include <cbmem.h>
32#include <string.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030033#include "chip.h"
Duncan Laurie9c07c8f2013-03-22 11:08:39 -070034#include "nvs.h"
Aaron Durbin76c37002012-10-30 09:03:43 -050035#include "pch.h"
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +020036#include <arch/acpigen.h>
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +010037#include <drivers/intel/gma/i915.h>
Tristan Corrickf3127d42018-10-31 02:25:54 +130038#include <southbridge/intel/common/acpi_pirq_gen.h>
Patrick Rudolph6b931122018-11-01 17:48:37 +010039#include <southbridge/intel/common/rtc.h>
Arthur Heymansa3121b02019-05-28 13:46:49 +020040#include <southbridge/intel/common/spi.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050041
42#define NMI_OFF 0
43
44#define ENABLE_ACPI_MODE_IN_COREBOOT 0
Aaron Durbin76c37002012-10-30 09:03:43 -050045
46typedef struct southbridge_intel_lynxpoint_config config_t;
47
Paul Menzel373a20c2013-05-03 12:17:02 +020048/**
49 * Set miscellanous static southbridge features.
50 *
51 * @param dev PCI device with I/O APIC control registers
52 */
53static void pch_enable_ioapic(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -050054{
Aaron Durbin76c37002012-10-30 09:03:43 -050055 u32 reg32;
Aaron Durbin76c37002012-10-30 09:03:43 -050056
Matt DeVilliera51e3792018-03-04 01:44:15 -060057 /* Assign unique bus/dev/fn for I/O APIC */
58 pci_write_config16(dev, LPC_IBDF,
59 PCH_IOAPIC_PCI_BUS << 8 | PCH_IOAPIC_PCI_SLOT << 3);
60
Paul Menzel373a20c2013-05-03 12:17:02 +020061 /* Enable ACPI I/O range decode */
62 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Aaron Durbin76c37002012-10-30 09:03:43 -050063
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080064 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Aaron Durbin76c37002012-10-30 09:03:43 -050065
66 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080067 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec5939992013-05-24 11:06:49 -070068 if (pch_is_lp()) {
69 /* PCH-LP has 39 redirection entries */
70 reg32 &= ~0x00ff0000;
71 reg32 |= 0x00270000;
72 }
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080073 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -050074
Paul Menzel373a20c2013-05-03 12:17:02 +020075 /*
76 * Select Boot Configuration register (0x03) and
77 * use Processor System Bus (0x01) to deliver interrupts.
78 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080079 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Aaron Durbin76c37002012-10-30 09:03:43 -050080}
81
82static void pch_enable_serial_irqs(struct device *dev)
83{
84 /* Set packet length and toggle silent mode bit for one frame. */
85 pci_write_config8(dev, SERIRQ_CNTL,
86 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Julius Wernercd49cce2019-03-05 16:53:33 -080087#if !CONFIG(SERIRQ_CONTINUOUS_MODE)
Aaron Durbin76c37002012-10-30 09:03:43 -050088 pci_write_config8(dev, SERIRQ_CNTL,
89 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
90#endif
91}
92
93/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
94 * 0x00 - 0000 = Reserved
95 * 0x01 - 0001 = Reserved
96 * 0x02 - 0010 = Reserved
97 * 0x03 - 0011 = IRQ3
98 * 0x04 - 0100 = IRQ4
99 * 0x05 - 0101 = IRQ5
100 * 0x06 - 0110 = IRQ6
101 * 0x07 - 0111 = IRQ7
102 * 0x08 - 1000 = Reserved
103 * 0x09 - 1001 = IRQ9
104 * 0x0A - 1010 = IRQ10
105 * 0x0B - 1011 = IRQ11
106 * 0x0C - 1100 = IRQ12
107 * 0x0D - 1101 = Reserved
108 * 0x0E - 1110 = IRQ14
109 * 0x0F - 1111 = IRQ15
110 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
111 * 0x80 - The PIRQ is not routed.
112 */
113
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200114static void pch_pirq_init(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500115{
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200116 struct device *irq_dev;
Aaron Durbin76c37002012-10-30 09:03:43 -0500117 /* Get the chip configuration */
118 config_t *config = dev->chip_info;
119
120 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
121 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
122 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
123 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
124
125 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
126 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
127 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
128 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
129
130 /* Eric Biederman once said we should let the OS do this.
131 * I am not so sure anymore he was right.
132 */
133
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200134 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Aaron Durbin76c37002012-10-30 09:03:43 -0500135 u8 int_pin=0, int_line=0;
136
137 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
138 continue;
139
140 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
141
142 switch (int_pin) {
143 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
144 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
145 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
146 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
147 }
148
149 if (!int_line)
150 continue;
151
152 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
153 }
154}
155
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200156static void pch_gpi_routing(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500157{
158 /* Get the chip configuration */
159 config_t *config = dev->chip_info;
160 u32 reg32 = 0;
161
162 /* An array would be much nicer here, or some
163 * other method of doing this.
164 */
165 reg32 |= (config->gpi0_routing & 0x03) << 0;
166 reg32 |= (config->gpi1_routing & 0x03) << 2;
167 reg32 |= (config->gpi2_routing & 0x03) << 4;
168 reg32 |= (config->gpi3_routing & 0x03) << 6;
169 reg32 |= (config->gpi4_routing & 0x03) << 8;
170 reg32 |= (config->gpi5_routing & 0x03) << 10;
171 reg32 |= (config->gpi6_routing & 0x03) << 12;
172 reg32 |= (config->gpi7_routing & 0x03) << 14;
173 reg32 |= (config->gpi8_routing & 0x03) << 16;
174 reg32 |= (config->gpi9_routing & 0x03) << 18;
175 reg32 |= (config->gpi10_routing & 0x03) << 20;
176 reg32 |= (config->gpi11_routing & 0x03) << 22;
177 reg32 |= (config->gpi12_routing & 0x03) << 24;
178 reg32 |= (config->gpi13_routing & 0x03) << 26;
179 reg32 |= (config->gpi14_routing & 0x03) << 28;
180 reg32 |= (config->gpi15_routing & 0x03) << 30;
181
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200182 pci_write_config32(dev, GPIO_ROUT, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500183}
184
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200185static void pch_power_options(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500186{
187 u8 reg8;
Duncan Laurie467f31d2013-03-08 17:00:37 -0800188 u16 reg16;
Aaron Durbin76c37002012-10-30 09:03:43 -0500189 u32 reg32;
190 const char *state;
191 /* Get the chip configuration */
192 config_t *config = dev->chip_info;
Duncan Laurie467f31d2013-03-08 17:00:37 -0800193 u16 pmbase = get_pmbase();
Nico Huber9faae2b2018-11-14 00:00:35 +0100194 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Aaron Durbin76c37002012-10-30 09:03:43 -0500195 int nmi_option;
196
197 /* Which state do we want to goto after g3 (power restored)?
198 * 0 == S0 Full On
199 * 1 == S5 Soft Off
200 *
201 * If the option is not existent (Laptops), use Kconfig setting.
202 */
203 get_option(&pwr_on, "power_on_after_fail");
204
205 reg16 = pci_read_config16(dev, GEN_PMCON_3);
206 reg16 &= 0xfffe;
207 switch (pwr_on) {
208 case MAINBOARD_POWER_OFF:
209 reg16 |= 1;
210 state = "off";
211 break;
212 case MAINBOARD_POWER_ON:
213 reg16 &= ~1;
214 state = "on";
215 break;
216 case MAINBOARD_POWER_KEEP:
217 reg16 &= ~1;
218 state = "state keep";
219 break;
220 default:
221 state = "undefined";
222 }
223
224 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
225 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
226
227 reg16 &= ~(1 << 10);
228 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
229
230 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
231
232 pci_write_config16(dev, GEN_PMCON_3, reg16);
233 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
234
235 /* Set up NMI on errors. */
236 reg8 = inb(0x61);
237 reg8 &= 0x0f; /* Higher Nibble must be 0 */
238 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
239 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
240 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
241 outb(reg8, 0x61);
242
243 reg8 = inb(0x70);
244 nmi_option = NMI_OFF;
245 get_option(&nmi_option, "nmi");
246 if (nmi_option) {
247 printk(BIOS_INFO, "NMI sources enabled.\n");
248 reg8 &= ~(1 << 7); /* Set NMI. */
249 } else {
250 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200251 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Aaron Durbin76c37002012-10-30 09:03:43 -0500252 }
253 outb(reg8, 0x70);
254
255 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
256 reg16 = pci_read_config16(dev, GEN_PMCON_1);
257 reg16 &= ~(3 << 0); // SMI# rate 1 minute
258 reg16 &= ~(1 << 10); // Disable BIOS_PCI_EXP_EN for native PME
Aaron Durbin76c37002012-10-30 09:03:43 -0500259 pci_write_config16(dev, GEN_PMCON_1, reg16);
260
Duncan Laurie467f31d2013-03-08 17:00:37 -0800261 /*
262 * Set the board's GPI routing on LynxPoint-H.
263 * This is done as part of GPIO configuration on LynxPoint-LP.
264 */
265 if (pch_is_lp())
266 pch_gpi_routing(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500267
Duncan Laurie467f31d2013-03-08 17:00:37 -0800268 /* GPE setup based on device tree configuration */
269 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
270 config->gpe0_en_3, config->gpe0_en_4);
Aaron Durbin76c37002012-10-30 09:03:43 -0500271
Duncan Laurie467f31d2013-03-08 17:00:37 -0800272 /* SMI setup based on device tree configuration */
273 enable_alt_smi(config->alt_gp_smi_en);
Aaron Durbin76c37002012-10-30 09:03:43 -0500274
275 /* Set up power management block and determine sleep mode */
276 reg32 = inl(pmbase + 0x04); // PM1_CNT
277 reg32 &= ~(7 << 10); // SLP_TYP
278 reg32 |= (1 << 0); // SCI_EN
279 outl(reg32, pmbase + 0x04);
280
281 /* Clear magic status bits to prevent unexpected wake */
282 reg32 = RCBA32(0x3310);
283 reg32 |= (1 << 4)|(1 << 5)|(1 << 0);
284 RCBA32(0x3310) = reg32;
285
Ryan Salsamendi889ce9c2017-06-30 17:45:14 -0700286 reg16 = RCBA16(0x3f02);
287 reg16 &= ~0xf;
288 RCBA16(0x3f02) = reg16;
Aaron Durbin76c37002012-10-30 09:03:43 -0500289}
290
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800291/* LynxPoint PCH Power Management init */
292static void lpt_pm_init(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500293{
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800294 printk(BIOS_DEBUG, "LynxPoint PM init\n");
Aaron Durbin76c37002012-10-30 09:03:43 -0500295}
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800296
297const struct rcba_config_instruction lpt_lp_pm_rcba[] = {
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700298 RCBA_RMW_REG_32(0x232c, ~1, 0x00000000),
299 RCBA_RMW_REG_32(0x1100, ~0xc000, 0xc000),
300 RCBA_RMW_REG_32(0x1100, ~0, 0x00000100),
301 RCBA_RMW_REG_32(0x1100, ~0, 0x0000003f),
302 RCBA_RMW_REG_32(0x2320, ~0x60, 0x10),
303 RCBA_RMW_REG_32(0x3314, 0, 0x00012fff),
304 RCBA_RMW_REG_32(0x3318, 0, 0x0dcf0400),
305 RCBA_RMW_REG_32(0x3324, 0, 0x04000000),
306 RCBA_RMW_REG_32(0x3368, 0, 0x00041400),
307 RCBA_RMW_REG_32(0x3388, 0, 0x3f8ddbff),
308 RCBA_RMW_REG_32(0x33ac, 0, 0x00007001),
309 RCBA_RMW_REG_32(0x33b0, 0, 0x00181900),
310 RCBA_RMW_REG_32(0x33c0, 0, 0x00060A00),
311 RCBA_RMW_REG_32(0x33d0, 0, 0x06200840),
312 RCBA_RMW_REG_32(0x3a28, 0, 0x01010101),
313 RCBA_RMW_REG_32(0x3a2c, 0, 0x04040404),
314 RCBA_RMW_REG_32(0x2b1c, 0, 0x03808033),
315 RCBA_RMW_REG_32(0x2b34, 0, 0x80000009),
316 RCBA_RMW_REG_32(0x3348, 0, 0x022ddfff),
317 RCBA_RMW_REG_32(0x334c, 0, 0x00000001),
318 RCBA_RMW_REG_32(0x3358, 0, 0x0001c000),
319 RCBA_RMW_REG_32(0x3380, 0, 0x3f8ddbff),
320 RCBA_RMW_REG_32(0x3384, 0, 0x0001c7e1),
321 RCBA_RMW_REG_32(0x338c, 0, 0x0001c7e1),
322 RCBA_RMW_REG_32(0x3398, 0, 0x0001c000),
323 RCBA_RMW_REG_32(0x33a8, 0, 0x00181900),
324 RCBA_RMW_REG_32(0x33dc, 0, 0x00080000),
325 RCBA_RMW_REG_32(0x33e0, 0, 0x00000001),
326 RCBA_RMW_REG_32(0x3a20, 0, 0x00000404),
327 RCBA_RMW_REG_32(0x3a24, 0, 0x01010101),
328 RCBA_RMW_REG_32(0x3a30, 0, 0x01010101),
329 RCBA_RMW_REG_32(0x0410, ~0, 0x00000003),
330 RCBA_RMW_REG_32(0x2618, ~0, 0x08000000),
331 RCBA_RMW_REG_32(0x2300, ~0, 0x00000002),
332 RCBA_RMW_REG_32(0x2600, ~0, 0x00000008),
333 RCBA_RMW_REG_32(0x33b4, 0, 0x00007001),
334 RCBA_RMW_REG_32(0x3350, 0, 0x022ddfff),
335 RCBA_RMW_REG_32(0x3354, 0, 0x00000001),
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800336 RCBA_RMW_REG_32(0x33d4, ~0, 0x08000000), /* Power Optimizer */
Matt DeVillierc97e0422017-02-16 11:36:16 -0600337 RCBA_RMW_REG_32(0x33c8, ~0, 0x00000080), /* Power Optimizer */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800338 RCBA_RMW_REG_32(0x2b10, 0, 0x0000883c), /* Power Optimizer */
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700339 RCBA_RMW_REG_32(0x2b14, 0, 0x1e0a4616), /* Power Optimizer */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800340 RCBA_RMW_REG_32(0x2b24, 0, 0x40000005), /* Power Optimizer */
341 RCBA_RMW_REG_32(0x2b20, 0, 0x0005db01), /* Power Optimizer */
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700342 RCBA_RMW_REG_32(0x3a80, 0, 0x05145005),
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800343 RCBA_END_CONFIG
344};
345
346/* LynxPoint LP PCH Power Management init */
347static void lpt_lp_pm_init(struct device *dev)
348{
349 struct southbridge_intel_lynxpoint_config *config = dev->chip_info;
350 u32 data;
351
352 printk(BIOS_DEBUG, "LynxPoint LP PM init\n");
353
354 pci_write_config8(dev, 0xa9, 0x46);
355
356 pch_config_rcba(lpt_lp_pm_rcba);
357
358 pci_write_config32(dev, 0xac,
359 pci_read_config32(dev, 0xac) | (1 << 21));
360
Elyes HAOUASa0aea562017-07-03 21:38:53 +0200361 pch_iobp_update(0xED00015C, ~(1 << 11), 0x00003700);
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700362 pch_iobp_update(0xED000118, ~0UL, 0x00c00000);
363 pch_iobp_update(0xED000120, ~0UL, 0x00240000);
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800364 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
365
366 /* Set RCBA CIR28 0x3A84 based on SATA port enables */
367 data = 0x00001005;
368 /* Port 3 and 2 disabled */
369 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
370 data |= (1 << 24) | (1 << 26);
371 /* Port 1 and 0 disabled */
372 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
373 data |= (1 << 20) | (1 << 18);
374 RCBA32(0x3a84) = data;
375
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700376 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
377 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
378 RCBA32_OR(0x2b1c, (1 << 29));
379
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800380 /* Lock */
381 RCBA32_OR(0x3a6c, 0x00000001);
382
383 /* Set RCBA 0x33D4 after other setup */
384 RCBA32_OR(0x33d4, 0x2fff2fb1);
385
386 /* Set RCBA 0x33C8[15]=1 as last step */
387 RCBA32_OR(0x33c8, (1 << 15));
388}
Aaron Durbin76c37002012-10-30 09:03:43 -0500389
Matt DeVilliera51e3792018-03-04 01:44:15 -0600390static void enable_hpet(struct device *const dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500391{
392 u32 reg32;
Matt DeVilliera51e3792018-03-04 01:44:15 -0600393 size_t i;
394
395 /* Assign unique bus/dev/fn for each HPET */
396 for (i = 0; i < 8; ++i)
397 pci_write_config16(dev, LPC_HnBDF(i),
398 PCH_HPET_PCI_BUS << 8 | PCH_HPET_PCI_SLOT << 3 | i);
Aaron Durbin76c37002012-10-30 09:03:43 -0500399
400 /* Move HPET to default address 0xfed00000 and enable it */
401 reg32 = RCBA32(HPTC);
402 reg32 |= (1 << 7); // HPET Address Enable
403 reg32 &= ~(3 << 0);
404 RCBA32(HPTC) = reg32;
405 /* Read it back to stick. It's affected by posted write syndrome. */
406 reg32 = RCBA32(HPTC);
407}
408
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200409static void enable_clock_gating(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500410{
Duncan Laurie74c0d052012-12-17 11:31:40 -0800411 /* LynxPoint Mobile */
412 u32 reg32;
413 u16 reg16;
414
415 /* DMI */
416 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
417 reg16 = pci_read_config16(dev, GEN_PMCON_1);
418 reg16 |= (1 << 11) | (1 << 12) | (1 << 14);
419 reg16 |= (1 << 2); // PCI CLKRUN# Enable
420 pci_write_config16(dev, GEN_PMCON_1, reg16);
421 RCBA32_OR(0x900, (1 << 14));
422
423 reg32 = RCBA32(CG);
424 reg32 |= (1 << 22); // HDA Dynamic
Ryan Salsamendi0d9b3602017-06-30 17:15:57 -0700425 reg32 |= (1UL << 31); // LPC Dynamic
Duncan Laurie74c0d052012-12-17 11:31:40 -0800426 reg32 |= (1 << 16); // PCIe Dynamic
427 reg32 |= (1 << 27); // HPET Dynamic
428 reg32 |= (1 << 28); // GPIO Dynamic
429 RCBA32(CG) = reg32;
430
431 RCBA32_OR(0x38c0, 0x7); // SPI Dynamic
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800432}
433
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200434static void enable_lp_clock_gating(struct device *dev)
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800435{
436 /* LynxPoint LP */
437 u32 reg32;
438 u16 reg16;
439
440 /* DMI */
441 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
442 reg16 = pci_read_config16(dev, GEN_PMCON_1);
443 reg16 &= ~((1 << 11) | (1 << 14));
444 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12) | (1 << 13);
445 reg16 |= (1 << 2); // PCI CLKRUN# Enable
446 pci_write_config16(dev, GEN_PMCON_1, reg16);
447
448 reg32 = pci_read_config32(dev, 0x64);
449 reg32 |= (1 << 6);
450 pci_write_config32(dev, 0x64, reg32);
451
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700452 /*
453 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
454 * RCBA + 0x2614[23:16] = 0x20
455 * RCBA + 0x2614[30:28] = 0x0
Duncan Lauried8c7d732013-07-16 09:01:43 -0700456 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700457 */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800458 RCBA32_AND_OR(0x2614, 0x8bffffff, 0x0a206500);
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700459
460 /* Check for LPT-LP B2 stepping and 0:31.0@0xFA > 4 */
Nico Huber744d6bd2019-01-12 14:58:20 +0100461 struct device *const gma = pcidev_on_root(2, 0);
462 if (gma && pci_read_config8(gma, 0x8) >= 0x0b)
Elyes HAOUASa0aea562017-07-03 21:38:53 +0200463 RCBA32_OR(0x2614, (1 << 26));
Duncan Laurie4bc107b2013-06-24 13:14:44 -0700464
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800465 RCBA32_OR(0x900, 0x0000031f);
466
467 reg32 = RCBA32(CG);
Duncan Lauriea2d6a402013-03-22 11:24:45 -0700468 if (RCBA32(0x3454) & (1 << 4))
469 reg32 &= ~(1 << 29); // LPC Dynamic
470 else
471 reg32 |= (1 << 29); // LPC Dynamic
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700472 reg32 |= (1UL << 31); // LP LPC
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700473 reg32 |= (1 << 30); // LP BLA
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800474 reg32 |= (1 << 28); // GPIO Dynamic
475 reg32 |= (1 << 27); // HPET Dynamic
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700476 reg32 |= (1 << 26); // Generic Platform Event Clock
477 if (RCBA32(BUC) & PCH_DISABLE_GBE)
478 reg32 |= (1 << 23); // GbE Static
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800479 reg32 |= (1 << 22); // HDA Dynamic
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700480 reg32 |= (1 << 16); // PCI Dynamic
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800481 RCBA32(CG) = reg32;
482
483 RCBA32_OR(0x3434, 0x7); // LP LPC
484
485 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000); // SATA
486
487 RCBA32_OR(0x38c0, 0x3c07); // SPI Dynamic
488
489 pch_iobp_update(0xCF000000, ~0UL, 0x00007001);
Duncan Laurie5cf34ce2013-04-26 10:41:33 -0700490 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000); // bit0=0 in BWG 1.4.0
Aaron Durbin76c37002012-10-30 09:03:43 -0500491}
492
Aaron Durbin29ffa542012-12-21 21:21:48 -0600493static void pch_set_acpi_mode(void)
Aaron Durbin76c37002012-10-30 09:03:43 -0500494{
Kyösti Mälkkib4905622019-07-12 08:02:35 +0300495 if (CONFIG(HAVE_SMI_HANDLER) && !acpi_is_wakeup_s3()) {
Aaron Durbin76c37002012-10-30 09:03:43 -0500496#if ENABLE_ACPI_MODE_IN_COREBOOT
497 printk(BIOS_DEBUG, "Enabling ACPI via APMC:\n");
Aaron Durbin29ffa542012-12-21 21:21:48 -0600498 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
Aaron Durbin76c37002012-10-30 09:03:43 -0500499 printk(BIOS_DEBUG, "done.\n");
500#else
501 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
Aaron Durbin29ffa542012-12-21 21:21:48 -0600502 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
Aaron Durbin76c37002012-10-30 09:03:43 -0500503 printk(BIOS_DEBUG, "done.\n");
504#endif
505 }
Aaron Durbin76c37002012-10-30 09:03:43 -0500506}
Aaron Durbin76c37002012-10-30 09:03:43 -0500507
508static void pch_disable_smm_only_flashing(struct device *dev)
509{
510 u8 reg8;
511
512 printk(BIOS_SPEW, "Enabling BIOS updates outside of SMM... ");
Elyes HAOUAS0c22d2f2018-12-01 12:19:52 +0100513 reg8 = pci_read_config8(dev, BIOS_CNTL);
Aaron Durbin76c37002012-10-30 09:03:43 -0500514 reg8 &= ~(1 << 5);
Elyes HAOUAS0c22d2f2018-12-01 12:19:52 +0100515 pci_write_config8(dev, BIOS_CNTL, reg8);
Aaron Durbin76c37002012-10-30 09:03:43 -0500516}
517
518static void pch_fixups(struct device *dev)
519{
520 u8 gen_pmcon_2;
521
522 /* Indicate DRAM init done for MRC S3 to know it can resume */
523 gen_pmcon_2 = pci_read_config8(dev, GEN_PMCON_2);
524 gen_pmcon_2 |= (1 << 7);
525 pci_write_config8(dev, GEN_PMCON_2, gen_pmcon_2);
526
527 /*
528 * Enable DMI ASPM in the PCH
529 */
530 RCBA32_AND_OR(0x2304, ~(1 << 10), 0);
531 RCBA32_OR(0x21a4, (1 << 11)|(1 << 10));
532 RCBA32_OR(0x21a8, 0x3);
533}
534
Aaron Durbin76c37002012-10-30 09:03:43 -0500535static void lpc_init(struct device *dev)
536{
537 printk(BIOS_DEBUG, "pch: lpc_init\n");
538
539 /* Set the value for PCI command register. */
540 pci_write_config16(dev, PCI_COMMAND, 0x000f);
541
542 /* IO APIC initialization. */
Paul Menzel373a20c2013-05-03 12:17:02 +0200543 pch_enable_ioapic(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500544
545 pch_enable_serial_irqs(dev);
546
547 /* Setup the PIRQ. */
548 pch_pirq_init(dev);
549
550 /* Setup power options. */
551 pch_power_options(dev);
552
553 /* Initialize power management */
Duncan Lauriedeb90f42013-03-08 17:22:37 -0800554 if (pch_is_lp()) {
555 lpt_lp_pm_init(dev);
556 enable_lp_clock_gating(dev);
557 } else {
558 lpt_pm_init(dev);
559 enable_clock_gating(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500560 }
561
Aaron Durbin76c37002012-10-30 09:03:43 -0500562 /* Initialize the real time clock. */
Patrick Rudolph6b931122018-11-01 17:48:37 +0100563 sb_rtc_init();
Aaron Durbin76c37002012-10-30 09:03:43 -0500564
565 /* Initialize ISA DMA. */
566 isa_dma_init();
567
568 /* Initialize the High Precision Event Timers, if present. */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600569 enable_hpet(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500570
Aaron Durbin76c37002012-10-30 09:03:43 -0500571 setup_i8259();
572
Aaron Durbin76c37002012-10-30 09:03:43 -0500573 /* Interrupt 9 should be level triggered (SCI) */
574 i8259_configure_irq_trigger(9, 1);
575
576 pch_disable_smm_only_flashing(dev);
577
Aaron Durbin29ffa542012-12-21 21:21:48 -0600578 pch_set_acpi_mode();
Aaron Durbin76c37002012-10-30 09:03:43 -0500579
580 pch_fixups(dev);
581}
582
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200583static void pch_lpc_add_mmio_resources(struct device *dev)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600584{
585 u32 reg;
586 struct resource *res;
587 const u32 default_decode_base = IO_APIC_ADDR;
588
589 /*
590 * Just report all resources from IO-APIC base to 4GiB. Don't mark
591 * them reserved as that may upset the OS if this range is marked
592 * as reserved in the e820.
593 */
594 res = new_resource(dev, OIC);
595 res->base = default_decode_base;
596 res->size = 0 - default_decode_base;
597 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
598
599 /* RCBA */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800600 if ((uintptr_t)DEFAULT_RCBA < default_decode_base) {
Aaron Durbin6f561af2012-12-19 14:38:01 -0600601 res = new_resource(dev, RCBA);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800602 res->base = (resource_t)(uintptr_t)DEFAULT_RCBA;
Aaron Durbin6f561af2012-12-19 14:38:01 -0600603 res->size = 16 * 1024;
604 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
605 IORESOURCE_FIXED | IORESOURCE_RESERVE;
606 }
607
608 /* Check LPC Memory Decode register. */
609 reg = pci_read_config32(dev, LGMR);
610 if (reg & 1) {
611 reg &= ~0xffff;
612 if (reg < default_decode_base) {
613 res = new_resource(dev, LGMR);
614 res->base = reg;
615 res->size = 16 * 1024;
616 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
617 IORESOURCE_FIXED | IORESOURCE_RESERVE;
618 }
619 }
620}
621
622/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
623#define LPC_DEFAULT_IO_RANGE_LOWER 0
624#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
625
Julius Werner7c712bb2019-05-01 16:51:20 -0700626static inline int pch_io_range_in_default(int base, int size)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600627{
628 /* Does it start above the range? */
629 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
630 return 0;
631
632 /* Is it entirely contained? */
633 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
634 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
635 return 1;
636
637 /* This will return not in range for partial overlaps. */
638 return 0;
639}
640
641/*
642 * Note: this function assumes there is no overlap with the default LPC device's
643 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
644 */
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200645static void pch_lpc_add_io_resource(struct device *dev, u16 base, u16 size,
646 int index)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600647{
648 struct resource *res;
649
650 if (pch_io_range_in_default(base, size))
651 return;
652
653 res = new_resource(dev, index);
654 res->base = base;
655 res->size = size;
656 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
657}
658
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200659static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
660 int index)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600661{
662 /*
663 * Check if the register is enabled. If so and the base exceeds the
Kyösti Mälkkib544c002019-01-06 10:41:41 +0200664 * device's default, claim range and add the resource.
Aaron Durbin6f561af2012-12-19 14:38:01 -0600665 */
666 if (reg_value & 1) {
667 u16 base = reg_value & 0xfffc;
668 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
669 pch_lpc_add_io_resource(dev, base, size, index);
670 }
671}
672
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200673static void pch_lpc_add_io_resources(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500674{
675 struct resource *res;
676 config_t *config = dev->chip_info;
Aaron Durbin76c37002012-10-30 09:03:43 -0500677
Aaron Durbin6f561af2012-12-19 14:38:01 -0600678 /* Add the default claimed IO range for the LPC device. */
679 res = new_resource(dev, 0);
680 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
681 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
682 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
683
684 /* GPIOBASE */
Duncan Laurie7922b462013-03-08 16:34:33 -0800685 pch_lpc_add_io_resource(dev, get_gpiobase(), DEFAULT_GPIOSIZE,
Aaron Durbin6f561af2012-12-19 14:38:01 -0600686 GPIO_BASE);
687
688 /* PMBASE */
Duncan Laurie7922b462013-03-08 16:34:33 -0800689 pch_lpc_add_io_resource(dev, get_pmbase(), 256, PMBASE);
Aaron Durbin6f561af2012-12-19 14:38:01 -0600690
691 /* LPC Generic IO Decode range. */
692 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
693 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
694 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
695 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
696}
697
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200698static void pch_lpc_read_resources(struct device *dev)
Aaron Durbin6f561af2012-12-19 14:38:01 -0600699{
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700700 global_nvs_t *gnvs;
701
Aaron Durbin76c37002012-10-30 09:03:43 -0500702 /* Get the normal PCI resources of this device. */
703 pci_dev_read_resources(dev);
704
Aaron Durbin6f561af2012-12-19 14:38:01 -0600705 /* Add non-standard MMIO resources. */
706 pch_lpc_add_mmio_resources(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500707
Aaron Durbin6f561af2012-12-19 14:38:01 -0600708 /* Add IO resources. */
709 pch_lpc_add_io_resources(dev);
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700710
711 /* Allocate ACPI NVS in CBMEM */
712 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t));
Kyösti Mälkkic3ed8862014-06-19 19:50:51 +0300713 if (!acpi_is_wakeup_s3() && gnvs)
Duncan Laurie9c07c8f2013-03-22 11:08:39 -0700714 memset(gnvs, 0, sizeof(global_nvs_t));
Aaron Durbin76c37002012-10-30 09:03:43 -0500715}
716
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200717static void pch_lpc_enable(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500718{
719 /* Enable PCH Display Port */
720 RCBA16(DISPBDF) = 0x0010;
721 RCBA32_OR(FD2, PCH_ENABLE_DBDF);
722
723 pch_enable(dev);
724}
725
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200726static void southbridge_inject_dsdt(struct device *dev)
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200727{
Vladimir Serbinenko7309c642014-10-05 11:07:33 +0200728 global_nvs_t *gnvs;
729
730 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
731 if (!gnvs) {
Elyes HAOUAS035df002016-10-03 21:54:16 +0200732 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko7309c642014-10-05 11:07:33 +0200733 if (gnvs)
734 memset(gnvs, 0, sizeof(*gnvs));
735 }
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200736
737 if (gnvs) {
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100738 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
739
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200740 acpi_create_gnvs(gnvs);
Vladimir Serbinenko1b409fd2014-10-12 00:26:21 +0200741
742 gnvs->apic = 1;
743 gnvs->mpen = 1; /* Enable Multi Processing */
744 gnvs->pcnt = dev_count_cpu();
745
Julius Wernercd49cce2019-03-05 16:53:33 -0800746#if CONFIG(CHROMEOS)
Joel Kitching6fbd8742018-08-23 14:56:25 +0800747 chromeos_init_chromeos_acpi(&(gnvs->chromeos));
Vladimir Serbinenko1b409fd2014-10-12 00:26:21 +0200748#endif
749
750 /* Update the mem console pointer. */
751 gnvs->cbmc = (u32)cbmem_find(CBMEM_ID_CONSOLE);
752
Nico Huber744d6bd2019-01-12 14:58:20 +0100753 if (gfx) {
754 gnvs->ndid = gfx->ndid;
755 memcpy(gnvs->did, gfx->did, sizeof(gnvs->did));
756 }
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100757
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200758 /* And tell SMI about it */
759 smm_setup_structures(gnvs, NULL, NULL);
760
Vladimir Serbinenko334fd8e2014-10-05 11:10:35 +0200761 /* Add it to DSDT. */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100762 acpigen_write_scope("\\");
763 acpigen_write_name_dword("NVSA", (u32) gnvs);
764 acpigen_pop_len();
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200765 }
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200766}
767
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300768void acpi_fill_fadt(acpi_fadt_t *fadt)
769{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300770 struct device *dev = pcidev_on_root(0x1f, 0);
Tristan Corrickb2632ce2018-10-31 02:28:13 +1300771 struct southbridge_intel_lynxpoint_config *cfg = dev->chip_info;
772 u16 pmbase = get_pmbase();
773
774 fadt->sci_int = 0x9;
775 fadt->smi_cmd = APM_CNT;
776 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
777 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
778 fadt->s4bios_req = 0x0;
779 fadt->pstate_cnt = 0;
780
781 fadt->pm1a_evt_blk = pmbase + PM1_STS;
782 fadt->pm1b_evt_blk = 0x0;
783 fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
784 fadt->pm1b_cnt_blk = 0x0;
785 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
786 fadt->pm_tmr_blk = pmbase + PM1_TMR;
787 if (pch_is_lp())
788 fadt->gpe0_blk = pmbase + LP_GPE0_STS_1;
789 else
790 fadt->gpe0_blk = pmbase + GPE0_STS;
791 fadt->gpe1_blk = 0;
792
793 /*
794 * Some of the lengths here are doubled. This is because they describe
795 * blocks containing two registers, where the size of each register
796 * is found by halving the block length. See Table 5-34 and section
797 * 4.8.3 of the ACPI specification for details.
798 */
799 fadt->pm1_evt_len = 2 * 2;
800 fadt->pm1_cnt_len = 2;
801 fadt->pm2_cnt_len = 1;
802 fadt->pm_tmr_len = 4;
803 if (pch_is_lp())
804 fadt->gpe0_blk_len = 2 * 16;
805 else
806 fadt->gpe0_blk_len = 2 * 8;
807 fadt->gpe1_blk_len = 0;
808 fadt->gpe1_base = 0;
809
810 fadt->cst_cnt = 0;
811 fadt->p_lvl2_lat = 1;
812 fadt->p_lvl3_lat = 87;
813 fadt->flush_size = 0;
814 fadt->flush_stride = 0;
815 fadt->duty_offset = 0;
816 fadt->duty_width = 0;
817 fadt->day_alrm = 0xd;
818 fadt->mon_alrm = 0x00;
819 fadt->century = 0x00;
820 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
821
822 fadt->flags = ACPI_FADT_WBINVD |
823 ACPI_FADT_C1_SUPPORTED |
824 ACPI_FADT_C2_MP_SUPPORTED |
825 ACPI_FADT_SLEEP_BUTTON |
826 ACPI_FADT_RESET_REGISTER |
827 ACPI_FADT_SEALED_CASE |
828 ACPI_FADT_S4_RTC_WAKE |
829 ACPI_FADT_PLATFORM_CLOCK;
830
831 if (cfg->docking_supported)
832 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
833
834 fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
835 fadt->reset_reg.bit_width = 8;
836 fadt->reset_reg.bit_offset = 0;
837 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
838 fadt->reset_reg.addrl = 0xcf9;
839 fadt->reset_reg.addrh = 0;
840
841 fadt->reset_value = 6;
842
843 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
844 fadt->x_pm1a_evt_blk.bit_width = 2 * 16;
845 fadt->x_pm1a_evt_blk.bit_offset = 0;
846 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
847 fadt->x_pm1a_evt_blk.addrl = pmbase + PM1_STS;
848 fadt->x_pm1a_evt_blk.addrh = 0x0;
849
850 fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
851 fadt->x_pm1b_evt_blk.bit_width = 0;
852 fadt->x_pm1b_evt_blk.bit_offset = 0;
853 fadt->x_pm1b_evt_blk.access_size = 0;
854 fadt->x_pm1b_evt_blk.addrl = 0x0;
855 fadt->x_pm1b_evt_blk.addrh = 0x0;
856
857 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
858 fadt->x_pm1a_cnt_blk.bit_width = 16;
859 fadt->x_pm1a_cnt_blk.bit_offset = 0;
860 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
861 fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
862 fadt->x_pm1a_cnt_blk.addrh = 0x0;
863
864 fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
865 fadt->x_pm1b_cnt_blk.bit_width = 0;
866 fadt->x_pm1b_cnt_blk.bit_offset = 0;
867 fadt->x_pm1b_cnt_blk.access_size = 0;
868 fadt->x_pm1b_cnt_blk.addrl = 0x0;
869 fadt->x_pm1b_cnt_blk.addrh = 0x0;
870
871 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
872 fadt->x_pm2_cnt_blk.bit_width = 8;
873 fadt->x_pm2_cnt_blk.bit_offset = 0;
874 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
875 fadt->x_pm2_cnt_blk.addrl = pmbase + PM2_CNT;
876 fadt->x_pm2_cnt_blk.addrh = 0x0;
877
878 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
879 fadt->x_pm_tmr_blk.bit_width = 32;
880 fadt->x_pm_tmr_blk.bit_offset = 0;
881 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
882 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
883 fadt->x_pm_tmr_blk.addrh = 0x0;
884
885 /*
886 * We don't set `fadt->x_gpe0_blk` for Lynx Point LP since the correct
887 * bit width is 128 * 2, which is too large for an 8 bit unsigned int.
888 * The OSPM can instead use the values in `fadt->gpe0_blk{,_len}`.
889 */
890 if (!pch_is_lp()) {
891 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
892 fadt->x_gpe0_blk.bit_width = 2 * 64;
893 fadt->x_gpe0_blk.bit_offset = 0;
894 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
895 fadt->x_gpe0_blk.addrl = pmbase + GPE0_STS;
896 fadt->x_gpe0_blk.addrh = 0x0;
897 } else {
898 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
899 fadt->x_gpe0_blk.bit_width = 0;
900 fadt->x_gpe0_blk.bit_offset = 0;
901 fadt->x_gpe0_blk.access_size = 0;
902 fadt->x_gpe0_blk.addrl = 0x0;
903 fadt->x_gpe0_blk.addrh = 0x0;
904 }
905
906 fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
907 fadt->x_gpe1_blk.bit_width = 0;
908 fadt->x_gpe1_blk.bit_offset = 0;
909 fadt->x_gpe1_blk.access_size = 0;
910 fadt->x_gpe1_blk.addrl = 0x0;
911 fadt->x_gpe1_blk.addrh = 0x0;
912}
913
Tristan Corrickf3127d42018-10-31 02:25:54 +1300914static const char *lpc_acpi_name(const struct device *dev)
915{
916 return "LPCB";
917}
918
919static void southbridge_fill_ssdt(struct device *dev)
920{
921 intel_acpi_gen_def_acpi_pirq(dev);
922}
923
Elyes HAOUAS7a5f7712018-06-08 17:20:38 +0200924static unsigned long southbridge_write_acpi_tables(struct device *device,
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200925 unsigned long start,
926 struct acpi_rsdp *rsdp)
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200927{
928 unsigned long current;
929 acpi_hpet_t *hpet;
930 acpi_header_t *ssdt;
931
932 current = start;
933
934 /* Align ACPI tables to 16byte */
Aaron Durbin07a1b282015-12-10 17:07:38 -0600935 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200936
937 /*
938 * We explicitly add these tables later on:
939 */
940 printk(BIOS_DEBUG, "ACPI: * HPET\n");
941
942 hpet = (acpi_hpet_t *) current;
943 current += sizeof(acpi_hpet_t);
Aaron Durbin07a1b282015-12-10 17:07:38 -0600944 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200945 acpi_create_intel_hpet(hpet);
946 acpi_add_table(rsdp, hpet);
947
Aaron Durbin07a1b282015-12-10 17:07:38 -0600948 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200949
950 printk(BIOS_DEBUG, "ACPI: * SSDT2\n");
951 ssdt = (acpi_header_t *)current;
952 acpi_create_serialio_ssdt(ssdt);
953 current += ssdt->length;
954 acpi_add_table(rsdp, ssdt);
Aaron Durbin07a1b282015-12-10 17:07:38 -0600955 current = acpi_align_current(current);
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200956
957 printk(BIOS_DEBUG, "current = %lx\n", current);
958 return current;
959}
960
Tristan Corrick32ceed82018-11-30 22:53:27 +1300961static void lpc_final(struct device *dev)
962{
Arthur Heymansa3121b02019-05-28 13:46:49 +0200963 spi_finalize_ops();
Tristan Corrick63626b12018-11-30 22:53:50 +1300964
Julius Wernercd49cce2019-03-05 16:53:33 -0800965 if (acpi_is_wakeup_s3() || CONFIG(INTEL_CHIPSET_LOCKDOWN))
Tristan Corrick32ceed82018-11-30 22:53:27 +1300966 outb(APM_CNT_FINALIZE, APM_CNT);
967}
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200968
Aaron Durbin76c37002012-10-30 09:03:43 -0500969static struct pci_operations pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530970 .set_subsystem = pci_dev_set_subsystem,
Aaron Durbin76c37002012-10-30 09:03:43 -0500971};
972
973static struct device_operations device_ops = {
974 .read_resources = pch_lpc_read_resources,
975 .set_resources = pci_dev_set_resources,
Duncan Laurie8d783b82013-05-14 11:16:34 -0700976 .enable_resources = pci_dev_enable_resources,
Tristan Corrickf3127d42018-10-31 02:25:54 +1300977 .acpi_fill_ssdt_generator = southbridge_fill_ssdt,
Vladimir Serbinenko334fd8e2014-10-05 11:10:35 +0200978 .acpi_inject_dsdt_generator = southbridge_inject_dsdt,
Tristan Corrickf3127d42018-10-31 02:25:54 +1300979 .acpi_name = lpc_acpi_name,
Vladimir Serbinenkoc6e566a2014-08-31 17:43:51 +0200980 .write_acpi_tables = southbridge_write_acpi_tables,
Aaron Durbin76c37002012-10-30 09:03:43 -0500981 .init = lpc_init,
Tristan Corrick32ceed82018-11-30 22:53:27 +1300982 .final = lpc_final,
Aaron Durbin76c37002012-10-30 09:03:43 -0500983 .enable = pch_lpc_enable,
Nico Huber51b75ae2019-03-14 16:02:05 +0100984 .scan_bus = scan_static_bus,
Aaron Durbin76c37002012-10-30 09:03:43 -0500985 .ops_pci = &pci_ops,
986};
987
988
Aaron Durbinc1989c42012-12-11 17:13:17 -0600989/* IDs for LPC device of Intel 8 Series Chipset (Lynx Point) */
990static const unsigned short pci_device_ids[] = {
991 0x8c41, /* Mobile Full Featured Engineering Sample. */
992 0x8c42, /* Desktop Full Featured Engineering Sample. */
993 0x8c44, /* Z87 SKU */
994 0x8c46, /* Z85 SKU */
995 0x8c49, /* HM86 SKU */
996 0x8c4a, /* H87 SKU */
997 0x8c4b, /* HM87 SKU */
998 0x8c4c, /* Q85 SKU */
999 0x8c4e, /* Q87 SKU */
1000 0x8c4f, /* QM87 SKU */
Tristan Corrick9a085742018-10-31 02:20:28 +13001001 0x8c50, /* B85 SKU */
1002 0x8c52, /* C222 SKU */
1003 0x8c54, /* C224 SKU */
1004 0x8c56, /* C226 SKU */
1005 0x8c5c, /* H81 SKU */
Duncan Laurie74c0d052012-12-17 11:31:40 -08001006 0x9c41, /* LP Full Featured Engineering Sample */
1007 0x9c43, /* LP Premium SKU */
1008 0x9c45, /* LP Mainstream SKU */
1009 0x9c47, /* LP Value SKU */
Aaron Durbinc1989c42012-12-11 17:13:17 -06001010 0 };
Aaron Durbin76c37002012-10-30 09:03:43 -05001011
1012static const struct pci_driver pch_lpc __pci_driver = {
1013 .ops = &device_ops,
1014 .vendor = PCI_VENDOR_ID_INTEL,
1015 .devices = pci_device_ids,
1016};