blob: ad7eabe1583c436c688da844aea8bf6944a08983 [file] [log] [blame]
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -08001chip soc/intel/tigerlake
2
3 device cpu_cluster 0 on
4 device lapic 0 on end
5 end
6
Shaunak Sahad72cca02020-03-25 11:42:12 -07007 # GPE configuration
8 # Note that GPE events called out in ASL code rely on this
9 # route. i.e. If this route changes then the affected GPE
10 # offset bits also need to be changed.
11 register "pmc_gpe0_dw0" = "GPP_B"
12 register "pmc_gpe0_dw1" = "GPP_D"
13 register "pmc_gpe0_dw2" = "GPP_E"
14
Jamie Ryu5a401ae2020-06-12 02:47:14 -070015 # Enable heci1 communication
16 register "HeciEnabled" = "1"
17
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080018 # FSP configuration
Shreesh Chhabbic7fe0bd2020-07-07 18:25:45 -070019 register "SaGv" = "SaGv_Enabled"
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080020 register "SmbusEnable" = "1"
21
22 register "usb2_ports[0]" = "USB2_PORT_MID(OC0)" # Type-C Port1
23 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
24 register "usb2_ports[2]" = "USB2_PORT_MID(OC3)" # M.2 Bluetooth
25 register "usb2_ports[3]" = "USB2_PORT_MID(OC0)" # USB3/2 Type A port1
26 register "usb2_ports[4]" = "USB2_PORT_MID(OC0)" # Type-C Port2
27 register "usb2_ports[5]" = "USB2_PORT_MID(OC3)" # Type-C Port3
28 register "usb2_ports[6]" = "USB2_PORT_MID(OC3)" # Type-C Port4
29 register "usb2_ports[7]" = "USB2_PORT_MID(OC0)" # USB3/2 Type A port2
30 register "usb2_ports[8]" = "USB2_PORT_MID(OC3)" # USB2 Type A port3
31 register "usb2_ports[9]" = "USB2_PORT_MID(OC3)" # USB2 Type A port4
32
33 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port1
34 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port2
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080035
Angel Ponse16692e2020-08-03 12:54:48 +020036 # CPU replacement check
37 register "CpuReplacementCheck" = "1"
Jamie Ryuef079c82020-06-24 15:55:10 -070038
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080039 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
40 register "gen1_dec" = "0x00fc0801"
41 register "gen2_dec" = "0x000c0201"
42 # EC memory map range is 0x900-0x9ff
43 register "gen3_dec" = "0x00fc0901"
44
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080045 register "PcieRpEnable[2]" = "1"
46 register "PcieRpEnable[3]" = "1"
47 register "PcieRpEnable[8]" = "1"
Wonkyu Kim06e067e2020-01-22 23:48:52 -080048 register "PcieRpEnable[10]" = "1"
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080049
Wonkyu Kim53ac68e2020-04-07 23:37:11 -070050 # Enable RP LTR
51 register "PcieRpLtrEnable[2]" = "1"
52 register "PcieRpLtrEnable[3]" = "1"
53 register "PcieRpLtrEnable[8]" = "1"
54 register "PcieRpLtrEnable[10]" = "1"
55
Wonkyu Kimf787e872020-03-03 01:58:17 -080056 # Hybrid storage mode
57 register "HybridStorageMode" = "1"
58
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080059 register "PcieClkSrcClkReq[1]" = "1"
60 register "PcieClkSrcClkReq[2]" = "2"
61 register "PcieClkSrcClkReq[3]" = "3"
62
63 register "PcieClkSrcUsage[1]" = "0x2"
64 register "PcieClkSrcUsage[2]" = "0x3"
65 register "PcieClkSrcUsage[3]" = "0x8"
66
Wonkyu Kimd2500632020-01-21 21:54:14 -080067 register "SataSalpSupport" = "1"
68 register "SataPortsEnable[0]" = "1"
69 register "SataPortsEnable[1]" = "1"
70
Wonkyu Kim46cef442020-01-23 00:12:46 -080071 # enabling EDP in PortA
72 register "DdiPortAConfig" = "1"
73
Wonkyu Kim34944be2020-03-02 22:18:26 -080074 register "DdiPortBHpd" = "1"
Wonkyu Kim46cef442020-01-23 00:12:46 -080075 register "DdiPort1Hpd" = "1"
76 register "DdiPort1Ddc" = "1"
77
Ravi Sarawadi97e1e3e2019-12-24 15:54:56 -080078 register "SerialIoI2cMode" = "{
79 [PchSerialIoIndexI2C0] = PchSerialIoPci,
80 [PchSerialIoIndexI2C1] = PchSerialIoPci,
81 [PchSerialIoIndexI2C2] = PchSerialIoPci,
82 [PchSerialIoIndexI2C3] = PchSerialIoPci,
83 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
84 [PchSerialIoIndexI2C5] = PchSerialIoPci,
85 }"
86
87 register "SerialIoGSpiMode" = "{
88 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
89 [PchSerialIoIndexGSPI1] = PchSerialIoDisabled,
90 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
91 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
92 }"
93
94 register "SerialIoGSpiCsMode" = "{
95 [PchSerialIoIndexGSPI0] = 0,
96 [PchSerialIoIndexGSPI1] = 0,
97 [PchSerialIoIndexGSPI2] = 0,
98 [PchSerialIoIndexGSPI3] = 0,
99 }"
100
101 register "SerialIoGSpiCsState" = "{
102 [PchSerialIoIndexGSPI0] = 0,
103 [PchSerialIoIndexGSPI1] = 0,
104 [PchSerialIoIndexGSPI2] = 0,
105 [PchSerialIoIndexGSPI3] = 0,
106 }"
107
108 register "SerialIoUartMode" = "{
109 [PchSerialIoIndexUART0] = PchSerialIoDisabled,
110 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
111 [PchSerialIoIndexUART2] = PchSerialIoPci,
112 }"
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800113
John Zhaob1c53fc2020-05-13 16:27:03 -0700114 # TCSS USB3
115 register "TcssXhciEn" = "1"
116 register "TcssAuxOri" = "0"
117
Shreesh Chhabbica128a02020-08-27 16:41:42 -0700118 # Enable "Intel Speed Shift Technology"
119 register "speed_shift_enable" = "1"
120
John Zhao23d3ad02020-06-30 17:36:24 -0700121 # Enable S0ix
122 register "s0ix_enable" = "1"
123
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530124 # Enable DPTF
125 register "dptf_enable" = "1"
126
127 # Enable Processor Thermal Control
128 register "Device4Enable" = "1"
129
130 # Add PL1 and PL2 values
131 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
132 .tdp_pl1_override = 15,
133 .tdp_pl2_override = 38,
134 .tdp_pl4 = 71,
135 }"
136 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
137 .tdp_pl1_override = 15,
138 .tdp_pl2_override = 60,
139 .tdp_pl4 = 105,
140 }"
141
Srinidhi N Kaushikb2ecc572020-01-24 10:43:48 -0800142 #HD Audio
143 register "PchHdaDspEnable" = "1"
144 register "PchHdaAudioLinkHdaEnable" = "0"
145 register "PchHdaAudioLinkDmicEnable[0]" = "1"
146 register "PchHdaAudioLinkDmicEnable[1]" = "1"
147 register "PchHdaAudioLinkSspEnable[0]" = "1"
Srinidhi N Kaushik6975e072020-03-12 01:22:01 -0700148 register "PchHdaAudioLinkSspEnable[1]" = "0"
149 register "PchHdaAudioLinkSspEnable[2]" = "1"
150 register "PchHdaAudioLinkSndwEnable[0]" = "1"
Srinidhi N Kaushikb2ecc572020-01-24 10:43:48 -0800151
Wonkyu Kim5c271822020-04-03 00:42:22 -0700152 # Intel Common SoC Config
153 register "common_soc_config" = "{
154 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
155 .i2c[0] = {
156 .speed = I2C_SPEED_FAST,
157 },
158 .i2c[1] = {
159 .speed = I2C_SPEED_FAST,
160 },
161 .i2c[2] = {
162 .speed = I2C_SPEED_FAST,
Angel Ponse16692e2020-08-03 12:54:48 +0200163 },
Wonkyu Kim5c271822020-04-03 00:42:22 -0700164 .i2c[3] = {
165 .speed = I2C_SPEED_FAST,
166 },
167 .i2c[5] = {
168 .speed = I2C_SPEED_FAST,
169 },
170 }"
171
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800172 device domain 0 on
173 #From EDS(575683)
174 device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y
175 device pci 02.0 on end # Graphics
Sumeet R Pawnikar06b35e52020-09-09 23:44:06 +0530176 device pci 04.0 on
177 # Default DPTF Policy for all tglrvp_up3 boards if not overridden
178 chip drivers/intel/dptf
179 register "policies.passive[0]" = "DPTF_PASSIVE(CPU, CPU, 95, 1000)"
180 register "policies.critical[0]" = "DPTF_CRITICAL(CPU, 105, SHUTDOWN)"
181
182 # Power Limits Control
183 register "controls.power_limits.pl1" = "{
184 .min_power = 3000,
185 .max_power = 15000,
186 .time_window_min = 28 * MSECS_PER_SEC,
187 .time_window_max = 32 * MSECS_PER_SEC,
188 .granularity = 200,}"
189 register "controls.power_limits.pl2" = "{
190 .min_power = 15000,
191 .max_power = 60000,
192 .time_window_min = 28 * MSECS_PER_SEC,
193 .time_window_max = 32 * MSECS_PER_SEC,
194 .granularity = 1000,}"
195 device generic 0 on end
196 end
197 end # DPTF 0x9A04:U22/0x9A14:U42
198
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800199 device pci 05.0 on end # IPU 0x9A19
200 device pci 06.0 on end # PEG60 0x9A09
John Zhaob1c53fc2020-05-13 16:27:03 -0700201 device pci 07.0 on end # TBT_PCIe0 0x9A23
202 device pci 07.1 on end # TBT_PCIe1 0x9A25
203 device pci 07.2 on end # TBT_PCIe2 0x9A27
204 device pci 07.3 on end # TBT_PCIe3 0x9A29
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800205 device pci 08.0 off end # GNA 0x9A11
206 device pci 09.0 off end # NPK 0x9A33
207 device pci 0a.0 off end # Crash-log SRAM 0x9A0D
208 device pci 0d.0 on end # USB xHCI 0x9A13
209 device pci 0d.1 on end # USB xDCI (OTG) 0x9A15
John Zhaob1c53fc2020-05-13 16:27:03 -0700210 device pci 0d.2 on end # TBT DMA0 0x9A1B
211 device pci 0d.3 on end # TBT DMA1 0x9A1D
Wonkyu Kim165efa12020-05-05 09:10:13 -0700212 device pci 0e.0 off end # VMD 0x9A0B
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800213
214 # From PCH EDS(576591)
Srinidhi N Kaushik3663d552020-03-12 01:08:14 -0700215 device pci 10.2 on end # CNVi: BT 0xA0F5 - A0F7
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800216 device pci 10.6 off end # THC0 0xA0D0
217 device pci 10.7 off end # THC1 0xA0D1
li feng23954252020-03-12 16:38:34 -0700218 device pci 12.0 on # SensorHUB 0xA0FC
219 chip drivers/intel/ish
220 register "firmware_name" = ""tglrvp_ish.bin""
221 device generic 0 on end
222 end
223 end
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800224 device pci 12.6 off end # GSPI2 0x34FB
225 device pci 13.0 off end # GSPI3 0xA0FD
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200226 device pci 14.0 on end # USB3.1 xHCI 0xA0ED
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800227 device pci 14.1 on end # USB3.1 xDCI 0xA0EE
228 device pci 14.2 on end # Shared RAM 0xA0EF
Srinidhi N Kaushikdcd3d072020-03-05 00:41:14 -0800229 chip drivers/intel/wifi
230 register "wake" = "GPE0_PME_B0"
231 device pci 14.3 on end # CNVi: WiFi 0xA0F0 - A0F3
232 end
233
Elyes HAOUASfd8de182020-03-31 21:42:02 +0200234 device pci 15.0 on # I2C0 0xA0E8
Shaunak Saha48b388f2020-05-27 22:48:57 -0700235 chip drivers/i2c/generic
236 register "hid" = ""10EC1308""
237 register "name" = ""RTAM""
238 register "desc" = ""Realtek RT1308 Codec""
239 device i2c 10 on end
240 end
Srinidhi N Kaushikb2ecc572020-01-24 10:43:48 -0800241 chip drivers/i2c/max98373
242 register "vmon_slot_no" = "4"
243 register "imon_slot_no" = "5"
244 register "uid" = "0"
245 register "desc" = ""RIGHT SPEAKER AMP""
246 register "name" = ""MAXR""
247 device i2c 31 on end
248 end
249 chip drivers/i2c/max98373
250 register "vmon_slot_no" = "6"
251 register "imon_slot_no" = "7"
252 register "uid" = "1"
253 register "desc" = ""LEFT SPEAKER AMP""
254 register "name" = ""MAXL""
255 device i2c 32 on end
256 end
257 chip drivers/i2c/generic
258 register "hid" = ""10EC5682""
259 register "name" = ""RT58""
260 register "desc" = ""Realtek RT5682""
261 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_C12_IRQ)"
262 register "probed" = "1"
263 # Set the jd_src to RT5668_JD1 for jack detection
264 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
265 register "property_list[0].name" = ""realtek,jd-src""
266 register "property_list[0].integer" = "1"
267 device i2c 1a on end
268 end
269 end # I2C0
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800270 device pci 15.1 on end # I2C1 0xA0E9
271 device pci 15.2 on end # I2C2 0xA0EA
272 device pci 15.3 on end # I2C3 0xA0EB
273 device pci 16.0 on end # HECI1 0xA0E0
274 device pci 16.1 off end # HECI2 0xA0E1
275 device pci 16.2 off end # CSME 0xA0E2
276 device pci 16.3 off end # CSME 0xA0E3
277 device pci 16.4 off end # HECI3 0xA0E4
278 device pci 16.5 off end # HECI4 0xA0E5
Wonkyu Kimd2500632020-01-21 21:54:14 -0800279 device pci 17.0 on end # SATA 0xA0D3
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800280 device pci 19.0 off end # I2C4 0xA0C5
281 device pci 19.1 on end # I2C5 0xA0C6
282 device pci 19.2 on end # UART2 0xA0C7
283 device pci 1c.0 off end # RP1 0xA0B8
284 device pci 1c.1 off end # RP2 0xA0B9
285 device pci 1c.2 on end # RP3 0xA0BA
286 device pci 1c.3 on end # RP4 0xA0BB
287 device pci 1c.4 off end # RP5 0xA0BC
288 device pci 1c.5 off end # RP6 0xA0BD
289 device pci 1c.6 off end # RP7 0xA0BE
290 device pci 1c.7 off end # RP8 0xA0BF
291 device pci 1d.0 on end # RP9 0xA0B0
Wonkyu Kim06e067e2020-01-22 23:48:52 -0800292 device pci 1d.1 off end # RP10 0xA0B1
293 device pci 1d.2 on end # RP11 0xA0B2
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800294 device pci 1d.3 off end # RP12 0xA0B3
295 device pci 1e.0 off end # UART0 0xA0A8
296 device pci 1e.1 off end # UART1 0xA0A9
297 device pci 1e.2 off end # GSPI0 0xA0AA
298 device pci 1e.3 off end # GSPI1 0xA0AB
John Zhaod05b15e2020-07-25 17:23:53 -0700299 device pci 1f.0 on
300 chip ec/google/chromeec
301 device pnp 0c09.0 on end
302 end
303 end # eSPI 0xA080 - A09F
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800304 device pci 1f.1 on end # P2SB 0xA0A0
John Zhao7b46aae2020-06-30 15:44:44 -0700305 device pci 1f.2 hidden # PMC 0xA0A1
306 # The pmc_mux chip driver is a placeholder for the
307 # PMC.MUX device in the ACPI hierarchy.
308 chip drivers/intel/pmc_mux
309 device generic 0 on
310 chip drivers/intel/pmc_mux/conn
311 register "usb2_port_number" = "6"
312 register "usb3_port_number" = "3"
313 # SBU is fixed, HSL follows CC
314 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
315 device generic 0 on end
316 end
317 chip drivers/intel/pmc_mux/conn
318 register "usb2_port_number" = "7"
319 register "usb3_port_number" = "4"
320 # SBU is fixed, HSL follows CC
321 register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL"
322 device generic 1 on end
323 end
324 end
325 end
326 end # PMC
Ravi Sarawadiebb2d3c2019-12-19 23:01:48 -0800327 device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF
328 device pci 1f.4 on end # SMBus 0xA0A3
329 device pci 1f.5 on end # SPI 0xA0A4
330 device pci 1f.6 off end # GbE 0x15E1/0x15E2
331 device pci 1f.7 off end # TH 0xA0A6
332 end
333end