blob: 5cbd62974d761399c821d2ebcc19dca8bc2aeacb [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer30140a52009-03-11 16:20:39 +00002
3#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +02004#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Patrick Georgi6444bd42012-07-06 11:31:39 +02006#include <delay.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <arch/io.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +00008#include <device/device.h>
9#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000011#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020012#include <option.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020013#include <edid.h>
14#include <drivers/intel/gma/edid.h>
15#include <drivers/intel/gma/i915.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020016#include <drivers/intel/gma/opregion.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020017#include <string.h>
Vladimir Serbinenko0092c992014-08-21 01:06:53 +020018#include <pc80/vga.h>
19#include <pc80/vga_io.h>
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020020#include <commonlib/helpers.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020021#include <types.h>
Patrick Rudolph8b56c8c2020-02-19 12:57:00 +010022#include <framebuffer_info.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020023
Patrick Georgice6e9fe2012-07-20 12:37:06 +020024#include "i945.h"
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020025#include "chip.h"
Stefan Reinauer30140a52009-03-11 16:20:39 +000026
Patrick Georgi6444bd42012-07-06 11:31:39 +020027#define GDRST 0xc0
Arthur Heymansc057a0612016-10-22 14:16:48 +020028#define MSAC 0x62 /* Multi Size Aperture Control */
Patrick Georgi6444bd42012-07-06 11:31:39 +020029
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020030#define LVDS_CLOCK_A_POWERUP_ALL (3 << 8)
31#define LVDS_CLOCK_B_POWERUP_ALL (3 << 4)
32#define LVDS_CLOCK_BOTH_POWERUP_ALL (3 << 2)
Elyes HAOUAS8868fc62017-06-28 20:41:53 +020033
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020034#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
35
Elyes HAOUAS692e7df2017-06-28 20:44:41 +020036#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020037
38#define PGETBL_CTL 0x2020
39#define PGETBL_ENABLED 0x00000001
40
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020041#define BASE_FREQUENCY 100000
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020042
Arthur Heymans8e079002017-01-14 22:31:54 +010043#define DEFAULT_BLC_PWM 180
44
Arthur Heymans85cfddb2017-02-06 13:47:21 +010045static int gtt_setup(u8 *mmiobase)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020046{
47 unsigned long PGETBL_save;
Paul Menzelcc95f182014-06-05 22:45:35 +020048 unsigned long tom; // top of memory
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020049
Paul Menzelcc95f182014-06-05 22:45:35 +020050 /*
51 * The Video BIOS places the GTT right below top of memory.
Denis 'GNUtoo' Carikli16110e72014-10-14 07:33:53 +020052 */
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030053 tom = pci_read_config8(pcidev_on_root(0, 0), TOLUD) << 24;
Paul Menzelcc95f182014-06-05 22:45:35 +020054 PGETBL_save = tom - 256 * KiB;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020055 PGETBL_save |= PGETBL_ENABLED;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020056 PGETBL_save |= 2; /* set GTT to 256kb */
57
58 write32(mmiobase + GFX_FLSH_CNTL, 0);
59
60 write32(mmiobase + PGETBL_CTL, PGETBL_save);
61
62 /* verify */
63 if (read32(mmiobase + PGETBL_CTL) & PGETBL_ENABLED) {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010064 printk(BIOS_DEBUG, "%s is enabled.\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020065 } else {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010066 printk(BIOS_DEBUG, "%s failed!!!\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020067 return 1;
68 }
69 write32(mmiobase + GFX_FLSH_CNTL, 0);
70
71 return 0;
72}
73
Arthur Heymansb59bcb22016-09-05 22:46:11 +020074static int intel_gma_init_lvds(struct northbridge_intel_i945_config *conf,
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020075 unsigned int pphysbase, unsigned int piobase,
Elyes HAOUAS964055d2022-01-14 18:56:49 +010076 u8 *mmiobase, uintptr_t pgfx)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020077{
78 struct edid edid;
Mono2e4f83b2015-09-07 21:15:26 +020079 struct edid_mode *mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020080 u8 edid_data[128];
81 unsigned long temp;
82 int hpolarity, vpolarity;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020083 u32 smallest_err = 0xffffffff;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020084 u32 target_frequency;
85 u32 pixel_p1 = 1;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020086 u32 pixel_p2;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020087 u32 pixel_n = 1;
88 u32 pixel_m1 = 1;
89 u32 pixel_m2 = 1;
90 u32 hactive, vactive, right_border, bottom_border;
91 u32 vsync, hsync, vblank, hblank, hfront_porch, vfront_porch;
92 u32 i, j;
93 u32 uma_size;
94 u16 reg16;
95
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020096 printk(BIOS_SPEW,
Francis Rowe71512b22015-03-16 05:31:40 +000097 "i915lightup: graphics %p mmio %p addrport %04x physbase %08x\n",
Arthur Heymans85cfddb2017-02-06 13:47:21 +010098 (void *)pgfx, mmiobase, piobase, pphysbase);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020099
Arthur Heymans8da22862017-08-06 15:56:30 +0200100 intel_gmbus_read_edid(mmiobase + GMBUS0, GMBUS_PORT_PANEL, 0x50,
101 edid_data, sizeof(edid_data));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200102 decode_edid(edid_data, sizeof(edid_data), &edid);
Mono2e4f83b2015-09-07 21:15:26 +0200103 mode = &edid.mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200104
Mono2e4f83b2015-09-07 21:15:26 +0200105 hpolarity = (mode->phsync == '-');
106 vpolarity = (mode->pvsync == '-');
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200107 hactive = edid.x_resolution;
108 vactive = edid.y_resolution;
Mono2e4f83b2015-09-07 21:15:26 +0200109 right_border = mode->hborder;
110 bottom_border = mode->vborder;
111 vblank = mode->vbl;
112 hblank = mode->hbl;
113 vsync = mode->vspw;
114 hsync = mode->hspw;
115 hfront_porch = mode->hso;
116 vfront_porch = mode->vso;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200117
118 for (i = 0; i < 2; i++)
119 for (j = 0; j < 0x100; j++)
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200120 /* R = j, G = j, B = j. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100121 write32(mmiobase + PALETTE(i) + 4 * j, 0x10101 * j);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200122
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100123 write32(mmiobase + PCH_PP_CONTROL, PANEL_UNLOCK_REGS
124 | (read32(mmiobase + PCH_PP_CONTROL) & ~PANEL_UNLOCK_MASK));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200125
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100126 write32(mmiobase + MI_ARB_STATE, MI_ARB_C3_LP_WRITE_ENABLE | (1 << 27));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200127 /* Clean registers. */
128 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100129 write32(mmiobase + RENDER_RING_BASE + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200130 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100131 write32(mmiobase + FENCE_REG_965_0 + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200132
133 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100134 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200135
136 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100137 write32(mmiobase + PIPECONF(0), 0);
138 write32(mmiobase + PIPECONF(1), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200139
140 /* Init PRB0. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100141 write32(mmiobase + HWS_PGA, 0x352d2000);
142 write32(mmiobase + PRB0_CTL, 0);
143 write32(mmiobase + PRB0_HEAD, 0);
144 write32(mmiobase + PRB0_TAIL, 0);
145 write32(mmiobase + PRB0_START, 0);
146 write32(mmiobase + PRB0_CTL, 0x0001f001);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200147
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100148 write32(mmiobase + D_STATE, DSTATE_PLL_D3_OFF
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200149 | DSTATE_GFX_CLOCK_GATING | DSTATE_DOT_CLOCK_GATING);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100150 write32(mmiobase + ECOSKPD, 0x00010000);
151 write32(mmiobase + HWSTAM, 0xeffe);
152 write32(mmiobase + PORT_HOTPLUG_EN, conf->gpu_hotplug);
153 write32(mmiobase + INSTPM, 0x08000000 | INSTPM_AGPBUSY_DIS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200154
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200155 /* p2 divisor must 7 for dual channel LVDS */
156 /* and 14 for single channel LVDS */
157 pixel_p2 = mode->lvds_dual_channel ? 7 : 14;
158 target_frequency = mode->pixel_clock;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200159
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200160 /* Find suitable divisors, m1, m2, p1, n. */
161 /* refclock * (5 * (m1 + 2) + (m1 + 2)) / (n + 2) / p1 / p2 */
162 /* should be closest to target frequency as possible */
163 u32 candn, candm1, candm2, candp1;
164 for (candm1 = 8; candm1 <= 18; candm1++) {
165 for (candm2 = 3; candm2 <= 7; candm2++) {
166 for (candn = 1; candn <= 6; candn++) {
167 for (candp1 = 1; candp1 <= 8; candp1++) {
168 u32 m = 5 * (candm1 + 2) + (candm2 + 2);
169 u32 p = candp1 * pixel_p2;
170 u32 vco = DIV_ROUND_CLOSEST(BASE_FREQUENCY * m, candn + 2);
171 u32 dot = DIV_ROUND_CLOSEST(vco, p);
Arthur Heymans75f91312016-10-12 01:04:28 +0200172 u32 this_err = MAX(dot, target_frequency) -
173 MIN(dot, target_frequency);
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200174 if ((m < 70) || (m > 120))
175 continue;
176 if (this_err < smallest_err) {
177 smallest_err = this_err;
178 pixel_n = candn;
179 pixel_m1 = candm1;
180 pixel_m2 = candm2;
181 pixel_p1 = candp1;
182 }
183 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200184 }
185 }
186 }
187
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200188 if (smallest_err == 0xffffffff) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100189 printk(BIOS_ERR, "Couldn't find GFX clock divisors\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200190 return -1;
191 }
192
193 printk(BIOS_INFO, "bringing up panel at resolution %d x %d\n",
194 hactive, vactive);
195 printk(BIOS_DEBUG, "Borders %d x %d\n", right_border, bottom_border);
196 printk(BIOS_DEBUG, "Blank %d x %d\n", hblank, vblank);
197 printk(BIOS_DEBUG, "Sync %d x %d\n", hsync, vsync);
198 printk(BIOS_DEBUG, "Front porch %d x %d\n", hfront_porch, vfront_porch);
199 printk(BIOS_DEBUG, (conf->gpu_lvds_use_spread_spectrum_clock
200 ? "Spread spectrum clock\n"
201 : "DREF clock\n"));
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200202 printk(BIOS_DEBUG, (mode->lvds_dual_channel
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200203 ? "Dual channel\n"
204 : "Single channel\n"));
205 printk(BIOS_DEBUG, "Polarities %d, %d\n",
206 hpolarity, vpolarity);
207 printk(BIOS_DEBUG, "Pixel N=%d, M1=%d, M2=%d, P1=%d\n",
208 pixel_n, pixel_m1, pixel_m2, pixel_p1);
209 printk(BIOS_DEBUG, "Pixel clock %d kHz\n",
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200210 BASE_FREQUENCY * (5 * (pixel_m1 + 2) + (pixel_m2 + 2)) /
211 (pixel_n + 2) / (pixel_p1 * pixel_p2));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200212
Julius Wernercd49cce2019-03-05 16:53:33 -0800213 printk(BIOS_INFO, "VGA mode: %s\n", CONFIG(LINEAR_FRAMEBUFFER) ?
Paul Menzelbcf9a0a2018-02-18 10:05:53 +0100214 "Linear framebuffer" : "text");
Julius Wernercd49cce2019-03-05 16:53:33 -0800215 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200216 /* Disable panel fitter (we're in native resolution). */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100217 write32(mmiobase + PF_CTL(0), 0);
218 write32(mmiobase + PF_WIN_SZ(0), 0);
219 write32(mmiobase + PF_WIN_POS(0), 0);
220 write32(mmiobase + PFIT_PGM_RATIOS, 0);
221 write32(mmiobase + PFIT_CONTROL, 0);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200222 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100223 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
224 write32(mmiobase + PF_WIN_POS(0), 0);
225 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
226 write32(mmiobase + PFIT_CONTROL, PFIT_ENABLE
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200227 | (1 << PFIT_PIPE_SHIFT) | HORIZ_AUTO_SCALE
228 | VERT_AUTO_SCALE);
229 }
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200230
231 mdelay(1);
232
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100233 write32(mmiobase + DSPCNTR(0), DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200234 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
235
236 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100237 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
238 | (read32(mmiobase + PP_CONTROL) & ~PANEL_UNLOCK_MASK));
239 write32(mmiobase + FP0(1),
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200240 (pixel_n << 16)
241 | (pixel_m1 << 8) | pixel_m2);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100242 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200243 DPLL_VGA_MODE_DIS |
244 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200245 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200246 : DPLLB_LVDS_P2_CLOCK_DIV_14)
247 | (conf->gpu_lvds_use_spread_spectrum_clock
248 ? DPLL_INTEGRATED_CLOCK_VLV | DPLL_INTEGRATED_CRI_CLK_VLV
249 : 0)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200250 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200251 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100252 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200253 DPLL_VGA_MODE_DIS |
254 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200255 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200256 : DPLLB_LVDS_P2_CLOCK_DIV_14)
257 | ((conf->gpu_lvds_use_spread_spectrum_clock ? 3 : 0) << 13)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200258 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200259 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100260 write32(mmiobase + HTOTAL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200261 ((hactive + right_border + hblank - 1) << 16)
262 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100263 write32(mmiobase + HBLANK(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200264 ((hactive + right_border + hblank - 1) << 16)
265 | (hactive + right_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100266 write32(mmiobase + HSYNC(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200267 ((hactive + right_border + hfront_porch + hsync - 1) << 16)
268 | (hactive + right_border + hfront_porch - 1));
269
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100270 write32(mmiobase + VTOTAL(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200271 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100272 write32(mmiobase + VBLANK(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200273 | (vactive + bottom_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100274 write32(mmiobase + VSYNC(1),
Arthur Heymansc8c73a62016-10-13 14:12:45 +0200275 ((vactive + bottom_border + vfront_porch + vsync - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200276 | (vactive + bottom_border + vfront_porch - 1));
277
Julius Wernercd49cce2019-03-05 16:53:33 -0800278 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100279 write32(mmiobase + PIPESRC(1), ((hactive - 1) << 16)
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200280 | (vactive - 1));
281 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100282 write32(mmiobase + PIPESRC(1), (639 << 16) | 399);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200283 }
284
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200285 mdelay(1);
286
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100287 write32(mmiobase + DSPSIZE(0), (hactive - 1) | ((vactive - 1) << 16));
288 write32(mmiobase + DSPPOS(0), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200289
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200290 edid.bytes_per_line = (edid.bytes_per_line + 63) & ~63;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100291 write32(mmiobase + DSPADDR(0), 0);
292 write32(mmiobase + DSPSURF(0), 0);
293 write32(mmiobase + DSPSTRIDE(0), edid.bytes_per_line);
294 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200295 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
296 mdelay(1);
297
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100298 write32(mmiobase + PIPECONF(1), PIPECONF_ENABLE);
299 write32(mmiobase + LVDS, LVDS_ON
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200300 | (hpolarity << 20) | (vpolarity << 21)
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200301 | (mode->lvds_dual_channel ? LVDS_CLOCK_B_POWERUP_ALL
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200302 | LVDS_CLOCK_BOTH_POWERUP_ALL : 0)
303 | LVDS_CLOCK_A_POWERUP_ALL
304 | LVDS_PIPE(1));
305
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100306 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
307 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200308 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100309 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200310 | PANEL_POWER_ON | PANEL_POWER_RESET);
311
Arthur Heymans70a8e342017-03-09 11:30:23 +0100312 printk(BIOS_DEBUG, "waiting for panel powerup\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200313 while (1) {
314 u32 reg32;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100315 reg32 = read32(mmiobase + PP_STATUS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200316 if ((reg32 & PP_SEQUENCE_MASK) == PP_SEQUENCE_NONE)
317 break;
318 }
Arthur Heymans70a8e342017-03-09 11:30:23 +0100319 printk(BIOS_DEBUG, "panel powered up\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200320
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100321 write32(mmiobase + PP_CONTROL, PANEL_POWER_ON | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200322
323 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100324 write32(mmiobase + DEIIR, 0xffffffff);
325 write32(mmiobase + SDEIIR, 0xffffffff);
326 write32(mmiobase + IIR, 0xffffffff);
327 write32(mmiobase + IMR, 0xffffffff);
328 write32(mmiobase + EIR, 0xffffffff);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200329
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100330 if (gtt_setup(mmiobase)) {
Julius Wernere9665952022-01-21 17:06:20 -0800331 printk(BIOS_ERR, "GTT Setup Failed!!!\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200332 return 0;
333 }
334
335 /* Setup GTT. */
336
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300337 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200338 uma_size = 0;
339 if (!(reg16 & 2)) {
Arthur Heymans874a8f92016-05-19 16:06:09 +0200340 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200341 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
342 }
343
Arthur Heymans70a8e342017-03-09 11:30:23 +0100344 for (i = 0; i < (uma_size - 256) / 4; i++) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200345 outl((i << 2) | 1, piobase);
Petr Cvekd6fb4252022-06-16 15:17:50 +0200346 outl((pphysbase + (i << 12)) | 1, piobase + 4);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200347 }
348
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100349 temp = read32(mmiobase + PGETBL_CTL);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200350 printk(BIOS_INFO, "GTT PGETBL_CTL register: 0x%lx\n", temp);
351
352 if (temp & 1)
353 printk(BIOS_INFO, "GTT Enabled\n");
354 else
Julius Wernere9665952022-01-21 17:06:20 -0800355 printk(BIOS_ERR, "GTT is still Disabled!!!\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200356
Julius Wernercd49cce2019-03-05 16:53:33 -0800357 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200358 printk(BIOS_SPEW, "memset %p to 0x00 for %d bytes\n",
359 (void *)pgfx, hactive * vactive * 4);
360 memset((void *)pgfx, 0x00, hactive * vactive * 4);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200361
Patrick Rudolph8b56c8c2020-02-19 12:57:00 +0100362 fb_new_framebuffer_info_from_edid(&edid, pgfx);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200363 } else {
Elyes HAOUASc9629242020-07-26 18:17:44 +0200364 vga_misc_write(0x67);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200365
Elyes HAOUASc9629242020-07-26 18:17:44 +0200366 write32(mmiobase + DSPCNTR(0), DISPPLANE_SEL_PIPE_B);
367 write32(mmiobase + VGACNTRL, 0x02c4008e | VGA_PIPE_B_SELECT);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200368
Elyes HAOUASc9629242020-07-26 18:17:44 +0200369 vga_textmode_init();
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200370 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200371 return 0;
372}
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200373
374static int intel_gma_init_vga(struct northbridge_intel_i945_config *conf,
375 unsigned int pphysbase, unsigned int piobase,
Elyes HAOUAS964055d2022-01-14 18:56:49 +0100376 u8 *mmiobase, uintptr_t pgfx)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200377{
378 int i;
379 u32 hactive, vactive;
380 u16 reg16;
381 u32 uma_size;
382
Elyes HAOUAS964055d2022-01-14 18:56:49 +0100383 printk(BIOS_SPEW, "mmiobase %lx addrport %x physbase %x\n",
384 (uintptr_t)mmiobase, piobase, pphysbase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200385
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100386 gtt_setup(mmiobase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200387
388 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100389 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200390
391 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100392 write32(mmiobase + PIPECONF(0), 0);
393 write32(mmiobase + PIPECONF(1), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200394
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100395 write32(mmiobase + INSTPM, 0x800);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200396
397 vga_gr_write(0x18, 0);
398
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100399 write32(mmiobase + VGA0, 0x200074);
400 write32(mmiobase + VGA1, 0x200074);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200401
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100402 write32(mmiobase + DSPFW3, 0x7f3f00c1 & ~PINEVIEW_SELF_REFRESH_EN);
403 write32(mmiobase + DSPCLK_GATE_D, 0);
404 write32(mmiobase + FW_BLC, 0x03060106);
405 write32(mmiobase + FW_BLC2, 0x00000306);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200406
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100407 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200408 | ADPA_PIPE_A_SELECT
409 | ADPA_USE_VGA_HVPOLARITY
410 | ADPA_VSYNC_CNTL_ENABLE
411 | ADPA_HSYNC_CNTL_ENABLE
412 | ADPA_DPMS_ON
413 );
414
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100415 write32(mmiobase + 0x7041c, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200416
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100417 write32(mmiobase + DPLL_MD(0), 0x3);
418 write32(mmiobase + DPLL_MD(1), 0x3);
419 write32(mmiobase + DSPCNTR(1), 0x1000000);
420 write32(mmiobase + PIPESRC(1), 0x027f01df);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200421
422 vga_misc_write(0x67);
423 const u8 cr[] = { 0x5f, 0x4f, 0x50, 0x82, 0x55, 0x81, 0xbf, 0x1f,
424 0x00, 0x4f, 0x0d, 0x0e, 0x00, 0x00, 0x00, 0x00,
425 0x9c, 0x8e, 0x8f, 0x28, 0x1f, 0x96, 0xb9, 0xa3,
426 0xff
427 };
428 vga_cr_write(0x11, 0);
429
430 for (i = 0; i <= 0x18; i++)
431 vga_cr_write(i, cr[i]);
432
433 // Disable screen memory to prevent garbage from appearing.
434 vga_sr_write(1, vga_sr_read(1) | 0x20);
435 hactive = 640;
436 vactive = 400;
437
438 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100439 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200440 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
441 | DPLL_VGA_MODE_DIS
442 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
443 | 0x400601
444 );
445 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100446 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200447 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
448 | DPLL_VGA_MODE_DIS
449 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
450 | 0x400601
451 );
452
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100453 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200454 | ADPA_PIPE_A_SELECT
455 | ADPA_USE_VGA_HVPOLARITY
456 | ADPA_VSYNC_CNTL_ENABLE
457 | ADPA_HSYNC_CNTL_ENABLE
458 | ADPA_DPMS_ON
459 );
460
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100461 write32(mmiobase + HTOTAL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200462 ((hactive - 1) << 16)
463 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100464 write32(mmiobase + HBLANK(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200465 ((hactive - 1) << 16)
466 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100467 write32(mmiobase + HSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200468 ((hactive - 1) << 16)
469 | (hactive - 1));
470
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100471 write32(mmiobase + VTOTAL(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200472 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100473 write32(mmiobase + VBLANK(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200474 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100475 write32(mmiobase + VSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200476 ((vactive - 1) << 16)
477 | (vactive - 1));
478
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100479 write32(mmiobase + PF_WIN_POS(0), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200480
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100481 write32(mmiobase + PIPESRC(0), (639 << 16) | 399);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100482 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100483 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
484 write32(mmiobase + PFIT_CONTROL, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200485
486 mdelay(1);
487
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100488 write32(mmiobase + FDI_RX_CTL(0), 0x00002040);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200489 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100490 write32(mmiobase + FDI_RX_CTL(0), 0x80002050);
491 write32(mmiobase + FDI_TX_CTL(0), 0x00044000);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200492 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100493 write32(mmiobase + FDI_TX_CTL(0), 0x80044000);
494 write32(mmiobase + PIPECONF(0), PIPECONF_ENABLE | PIPECONF_BPP_6 | PIPECONF_DITHER_EN);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200495
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100496 write32(mmiobase + VGACNTRL, 0x0);
497 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200498 mdelay(1);
499
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100500 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200501 | ADPA_PIPE_A_SELECT
502 | ADPA_USE_VGA_HVPOLARITY
503 | ADPA_VSYNC_CNTL_ENABLE
504 | ADPA_HSYNC_CNTL_ENABLE
505 | ADPA_DPMS_ON
506 );
507
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100508 write32(mmiobase + DSPFW3, 0x7f3f00c1);
509 write32(mmiobase + MI_MODE, 0x200 | VS_TIMER_DISPATCH);
510 write32(mmiobase + CACHE_MODE_0, (0x6820 | (1 << 9)) & ~(1 << 5));
511 write32(mmiobase + CACHE_MODE_1, 0x380 & ~(1 << 9));
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200512
513 /* Set up GTT. */
514
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300515 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200516 uma_size = 0;
517 if (!(reg16 & 2)) {
518 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
519 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
520 }
521
Arthur Heymans70a8e342017-03-09 11:30:23 +0100522 for (i = 0; i < (uma_size - 256) / 4; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200523 outl((i << 2) | 1, piobase);
Petr Cvekd6fb4252022-06-16 15:17:50 +0200524 outl((pphysbase + (i << 12)) | 1, piobase + 4);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200525 }
526
527 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100528 write32(mmiobase + DEIIR, 0xffffffff);
529 write32(mmiobase + SDEIIR, 0xffffffff);
530 write32(mmiobase + IIR, 0xffffffff);
531 write32(mmiobase + IMR, 0xffffffff);
532 write32(mmiobase + EIR, 0xffffffff);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200533
534 vga_textmode_init();
535
536 /* Enable screen memory. */
537 vga_sr_write(1, vga_sr_read(1) & ~0x20);
538
539 return 0;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200540}
541
542/* compare the header of the vga edid header */
543/* if vga is not connected it should have a correct header */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100544static int probe_edid(u8 *mmiobase, u8 slave)
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200545{
Paul Menzel533a3852016-11-27 22:17:44 +0100546 int i;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200547 u8 vga_edid[128];
548 u8 header[8] = {0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00};
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100549 intel_gmbus_read_edid(mmiobase + GMBUS0, slave, 0x50, vga_edid, 128);
550 intel_gmbus_stop(mmiobase + GMBUS0);
Paul Menzel533a3852016-11-27 22:17:44 +0100551 for (i = 0; i < 8; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200552 if (vga_edid[i] != header[i]) {
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200553 printk(BIOS_DEBUG, "No display connected on slave %d\n",
554 slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200555 return 0;
556 }
557 }
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200558 printk(BIOS_SPEW, "Found a display on slave %d\n", slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200559 return 1;
560}
561
Arthur Heymans8e079002017-01-14 22:31:54 +0100562static u32 get_cdclk(struct device *const dev)
563{
564 u16 gcfgc = pci_read_config16(dev, GCFGC);
565
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200566 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Arthur Heymans8e079002017-01-14 22:31:54 +0100567 return 133333333;
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200568
569 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
570 case GC_DISPLAY_CLOCK_333_320_MHZ:
571 return 320000000;
572 default:
573 case GC_DISPLAY_CLOCK_190_200_MHZ:
574 return 200000000;
Arthur Heymans8e079002017-01-14 22:31:54 +0100575 }
576}
577
578static u32 freq_to_blc_pwm_ctl(struct device *const dev, u16 pwm_freq)
579{
580 u32 blc_mod;
581
582 /* Set duty cycle to 100% due to use of legacy backlight control */
583 blc_mod = get_cdclk(dev) / (32 * pwm_freq);
584 return BLM_LEGACY_MODE | ((blc_mod / 2) << 17) | ((blc_mod / 2) << 1);
585}
586
Arthur Heymans8e079002017-01-14 22:31:54 +0100587static void panel_setup(u8 *mmiobase, struct device *const dev)
588{
589 const struct northbridge_intel_i945_config *const conf = dev->chip_info;
590
591 u32 reg32;
592
593 /* Set up Panel Power On Delays */
594 reg32 = (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
595 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
596 write32(mmiobase + PP_ON_DELAYS, reg32);
597
598 /* Set up Panel Power Off Delays */
599 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
600 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
601 write32(mmiobase + PP_OFF_DELAYS, reg32);
602
603 /* Set up Panel Power Cycle Delay */
604 reg32 = (get_cdclk(dev) / 20000 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
605 reg32 |= conf->gpu_panel_power_cycle_delay & 0x1f;
606 write32(mmiobase + PP_DIVISOR, reg32);
607
608 /* Backlight init. */
609 if (conf->pwm_freq)
610 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
611 conf->pwm_freq));
612 else
613 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
614 DEFAULT_BLC_PWM));
615}
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200616
Paul Menzelb23833f2018-04-26 19:53:31 +0200617static void gma_ngi(struct device *const dev)
618{
619 /* This should probably run before post VBIOS init. */
620 printk(BIOS_INFO, "Initializing VGA without OPROM.\n");
621 void *mmiobase;
622 u32 iobase, graphics_base;
623 struct northbridge_intel_i945_config *conf = dev->chip_info;
624
625 iobase = dev->resource_list[1].base;
626 mmiobase = (void *)(uintptr_t)dev->resource_list[0].base;
627 graphics_base = dev->resource_list[2].base;
628
629 printk(BIOS_SPEW, "GMADR = 0x%08x GTTADR = 0x%08x\n",
630 pci_read_config32(dev, GMADR), pci_read_config32(dev, GTTADR));
631
632 int err;
633
Julius Wernercd49cce2019-03-05 16:53:33 -0800634 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Paul Menzelb23833f2018-04-26 19:53:31 +0200635 panel_setup(mmiobase, dev);
636
637 /* probe if VGA is connected and always run */
638 /* VGA init if no LVDS is connected */
639 if (!probe_edid(mmiobase, GMBUS_PORT_PANEL) ||
640 probe_edid(mmiobase, GMBUS_PORT_VGADDC))
641 err = intel_gma_init_vga(conf,
642 pci_read_config32(dev, 0x5c) & ~0xf,
643 iobase, mmiobase, graphics_base);
644 else
645 err = intel_gma_init_lvds(conf,
646 pci_read_config32(dev, 0x5c) & ~0xf,
647 iobase, mmiobase, graphics_base);
648 if (err == 0)
649 gfx_set_init_done(1);
650 /* Linux relies on VBT for panel info. */
Julius Werner5d1f9a02019-03-07 17:07:26 -0800651 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200652 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT CALISTOGA");
653 }
Julius Werner5d1f9a02019-03-07 17:07:26 -0800654 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200655 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT LAKEPORT-G");
656 }
657}
658
Stefan Reinauer30140a52009-03-11 16:20:39 +0000659static void gma_func0_init(struct device *dev)
660{
Nico Huberf2a0be22020-04-26 17:01:25 +0200661 intel_gma_init_igd_opregion();
662
Patrick Georgi6444bd42012-07-06 11:31:39 +0200663 /* Unconditionally reset graphics */
664 pci_write_config8(dev, GDRST, 1);
665 udelay(50);
666 pci_write_config8(dev, GDRST, 0);
667 /* wait for device to finish */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100668 while (pci_read_config8(dev, GDRST) & 1)
669 ;
Patrick Georgi6444bd42012-07-06 11:31:39 +0200670
Nico Huberdd597622020-04-26 19:46:35 +0200671 if (!CONFIG(NO_GFX_INIT))
672 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Denis 'GNUtoo' Cariklied7e29e2013-02-24 12:01:44 +0100673
Julius Wernercd49cce2019-03-05 16:53:33 -0800674 if (CONFIG(MAINBOARD_DO_NATIVE_VGA_INIT)) {
Elyes HAOUAS8881d572019-07-14 09:16:58 +0200675 int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1;
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200676 if (acpi_is_wakeup_s3()) {
Paul Menzel5e7ad652018-04-14 20:08:54 +0200677 printk(BIOS_INFO,
678 "Skipping native VGA initialization when resuming from ACPI S3.\n");
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200679 } else {
680 if (vga_disable) {
681 printk(BIOS_INFO,
682 "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n");
683 } else {
684 gma_ngi(dev);
685 }
686 }
Arthur Heymansf3f4bea2016-10-20 20:44:54 +0200687 } else {
688 /* PCI Init, will run VBIOS */
689 pci_dev_init(dev);
Arthur Heymans333176e2016-09-07 22:10:57 +0200690 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000691}
692
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200693/* This doesn't reclaim stolen UMA memory, but IGD could still
Martin Roth128c1042016-11-18 09:29:03 -0700694 be re-enabled later. */
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200695static void gma_func0_disable(struct device *dev)
696{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300697 struct device *dev_host = pcidev_on_root(0x0, 0);
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200698
699 pci_write_config16(dev, GCFC, 0xa00);
700 pci_write_config16(dev_host, GGC, (1 << 1));
701
Angel Ponse3c68d22020-06-08 12:09:03 +0200702 pci_and_config32(dev_host, DEVEN, ~(DEVEN_D2F0 | DEVEN_D2F1));
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200703
704 dev->enabled = 0;
705}
706
Stefan Reinauer30140a52009-03-11 16:20:39 +0000707static void gma_func1_init(struct device *dev)
708{
Nico Huberdd597622020-04-26 19:46:35 +0200709 if (!CONFIG(NO_GFX_INIT))
710 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Sven Schnelleb629d142011-06-12 14:30:10 +0200711
Angel Pons88dcb312021-04-26 17:10:28 +0200712 pci_write_config8(dev, 0xf4, get_uint_option("tft_brightness", 0xff));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000713}
714
Furquan Shaikh7536a392020-04-24 21:59:21 -0700715static void gma_generate_ssdt(const struct device *device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100716{
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500717 const struct northbridge_intel_i945_config *chip = device->chip_info;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100718
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500719 drivers_intel_gma_displays_ssdt_generate(&chip->gfx);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100720}
721
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100722static void gma_func0_read_resources(struct device *dev)
Arthur Heymansc057a0612016-10-22 14:16:48 +0200723{
Angel Ponse3c68d22020-06-08 12:09:03 +0200724 /* Set Untrusted Aperture Size to 256MB */
725 pci_update_config8(dev, MSAC, ~0x3, 0x2);
Arthur Heymansc057a0612016-10-22 14:16:48 +0200726
727 pci_dev_read_resources(dev);
728}
729
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200730static const char *gma_acpi_name(const struct device *dev)
731{
732 return "GFX0";
733}
734
Stefan Reinauer30140a52009-03-11 16:20:39 +0000735static struct device_operations gma_func0_ops = {
Arthur Heymansc057a0612016-10-22 14:16:48 +0200736 .read_resources = gma_func0_read_resources,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000737 .set_resources = pci_dev_set_resources,
738 .enable_resources = pci_dev_enable_resources,
739 .init = gma_func0_init,
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500740 .acpi_fill_ssdt = gma_generate_ssdt,
Arthur Heymansb238caa2021-02-22 18:33:08 +0100741 .vga_disable = gma_func0_disable,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200742 .ops_pci = &pci_dev_ops_pci,
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200743 .acpi_name = gma_acpi_name,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000744};
745
Stefan Reinauer30140a52009-03-11 16:20:39 +0000746static struct device_operations gma_func1_ops = {
747 .read_resources = pci_dev_read_resources,
748 .set_resources = pci_dev_set_resources,
749 .enable_resources = pci_dev_enable_resources,
750 .init = gma_func1_init,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200751 .ops_pci = &pci_dev_ops_pci,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000752};
753
Elyes HAOUASa2993452016-10-28 10:56:59 +0200754static const unsigned short i945_gma_func0_ids[] = {
755 0x2772, /* 82945G/GZ Integrated Graphics Controller */
756 0x27a2, /* Mobile 945GM/GMS Express Integrated Graphics Controller*/
757 0x27ae, /* Mobile 945GSE Express Integrated Graphics Controller */
758 0
759};
760
761static const unsigned short i945_gma_func1_ids[] = {
Elyes HAOUAS686b5392019-05-18 13:36:03 +0200762 0x2776, /* Desktop 82945G/GZ/GC */
Elyes HAOUASa2993452016-10-28 10:56:59 +0200763 0x27a6, /* Mobile 945GM/GMS/GME Express Integrated Graphics Controller */
764 0
765};
Vladimir Serbinenko10dd0e32014-11-17 00:07:12 +0100766
Stefan Reinauer30140a52009-03-11 16:20:39 +0000767static const struct pci_driver i945_gma_func0_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200768 .ops = &gma_func0_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100769 .vendor = PCI_VID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200770 .devices = i945_gma_func0_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000771};
772
773static const struct pci_driver i945_gma_func1_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200774 .ops = &gma_func1_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100775 .vendor = PCI_VID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200776 .devices = i945_gma_func1_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000777};