blob: e3fe0973f7b87be96940b37e56382e6f44fa922d [file] [log] [blame]
Stefan Reinauer30140a52009-03-11 16:20:39 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer30140a52009-03-11 16:20:39 +000014 */
15
16#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +020017#include <bootmode.h>
Patrick Georgi6444bd42012-07-06 11:31:39 +020018#include <delay.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000019#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
Sven Schnelleb629d142011-06-12 14:30:10 +020022#include <pc80/mc146818rtc.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020023#include <edid.h>
24#include <drivers/intel/gma/edid.h>
25#include <drivers/intel/gma/i915.h>
26#include <string.h>
Vladimir Serbinenko0092c992014-08-21 01:06:53 +020027#include <pc80/vga.h>
28#include <pc80/vga_io.h>
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020029#include <commonlib/helpers.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020030
Patrick Georgice6e9fe2012-07-20 12:37:06 +020031#include "i945.h"
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020032#include "chip.h"
Stefan Reinauer30140a52009-03-11 16:20:39 +000033
Patrick Georgi6444bd42012-07-06 11:31:39 +020034#define GDRST 0xc0
Arthur Heymansc057a0612016-10-22 14:16:48 +020035#define MSAC 0x62 /* Multi Size Aperture Control */
Patrick Georgi6444bd42012-07-06 11:31:39 +020036
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020037#define LVDS_CLOCK_A_POWERUP_ALL (3 << 8)
38#define LVDS_CLOCK_B_POWERUP_ALL (3 << 4)
39#define LVDS_CLOCK_BOTH_POWERUP_ALL (3 << 2)
40#define DISPPLANE_BGRX888 (0x6<<26)
41#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
42
43#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
44
45#define PGETBL_CTL 0x2020
46#define PGETBL_ENABLED 0x00000001
47
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020048#define BASE_FREQUENCY 100000
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020049
Arthur Heymans8e079002017-01-14 22:31:54 +010050#define DEFAULT_BLC_PWM 180
51
Arthur Heymans85cfddb2017-02-06 13:47:21 +010052static int gtt_setup(u8 *mmiobase)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020053{
54 unsigned long PGETBL_save;
Paul Menzelcc95f182014-06-05 22:45:35 +020055 unsigned long tom; // top of memory
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020056
Paul Menzelcc95f182014-06-05 22:45:35 +020057 /*
58 * The Video BIOS places the GTT right below top of memory.
Denis 'GNUtoo' Carikli16110e72014-10-14 07:33:53 +020059 */
Paul Menzelcc95f182014-06-05 22:45:35 +020060 tom = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), TOLUD) << 24;
61 PGETBL_save = tom - 256 * KiB;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020062 PGETBL_save |= PGETBL_ENABLED;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020063 PGETBL_save |= 2; /* set GTT to 256kb */
64
65 write32(mmiobase + GFX_FLSH_CNTL, 0);
66
67 write32(mmiobase + PGETBL_CTL, PGETBL_save);
68
69 /* verify */
70 if (read32(mmiobase + PGETBL_CTL) & PGETBL_ENABLED) {
71 printk(BIOS_DEBUG, "gtt_setup is enabled.\n");
72 } else {
73 printk(BIOS_DEBUG, "gtt_setup failed!!!\n");
74 return 1;
75 }
76 write32(mmiobase + GFX_FLSH_CNTL, 0);
77
78 return 0;
79}
80
Arthur Heymansb59bcb22016-09-05 22:46:11 +020081static int intel_gma_init_lvds(struct northbridge_intel_i945_config *conf,
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020082 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +010083 u8 *mmiobase, unsigned int pgfx)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020084{
85 struct edid edid;
Mono2e4f83b2015-09-07 21:15:26 +020086 struct edid_mode *mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020087 u8 edid_data[128];
88 unsigned long temp;
89 int hpolarity, vpolarity;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020090 u32 smallest_err = 0xffffffff;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020091 u32 target_frequency;
92 u32 pixel_p1 = 1;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020093 u32 pixel_p2;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020094 u32 pixel_n = 1;
95 u32 pixel_m1 = 1;
96 u32 pixel_m2 = 1;
97 u32 hactive, vactive, right_border, bottom_border;
98 u32 vsync, hsync, vblank, hblank, hfront_porch, vfront_porch;
99 u32 i, j;
100 u32 uma_size;
101 u16 reg16;
102
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200103 printk(BIOS_SPEW,
Francis Rowe71512b22015-03-16 05:31:40 +0000104 "i915lightup: graphics %p mmio %p addrport %04x physbase %08x\n",
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100105 (void *)pgfx, mmiobase, piobase, pphysbase);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200106
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100107 intel_gmbus_read_edid(mmiobase + GMBUS0, 3, 0x50, edid_data,
Arthur Heymans7141ff32016-10-10 17:49:00 +0200108 sizeof(edid_data));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200109 decode_edid(edid_data, sizeof(edid_data), &edid);
Mono2e4f83b2015-09-07 21:15:26 +0200110 mode = &edid.mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200111
Mono2e4f83b2015-09-07 21:15:26 +0200112 hpolarity = (mode->phsync == '-');
113 vpolarity = (mode->pvsync == '-');
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200114 hactive = edid.x_resolution;
115 vactive = edid.y_resolution;
Mono2e4f83b2015-09-07 21:15:26 +0200116 right_border = mode->hborder;
117 bottom_border = mode->vborder;
118 vblank = mode->vbl;
119 hblank = mode->hbl;
120 vsync = mode->vspw;
121 hsync = mode->hspw;
122 hfront_porch = mode->hso;
123 vfront_porch = mode->vso;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200124
125 for (i = 0; i < 2; i++)
126 for (j = 0; j < 0x100; j++)
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200127 /* R = j, G = j, B = j. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100128 write32(mmiobase + PALETTE(i) + 4 * j, 0x10101 * j);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200129
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100130 write32(mmiobase + PCH_PP_CONTROL, PANEL_UNLOCK_REGS
131 | (read32(mmiobase + PCH_PP_CONTROL) & ~PANEL_UNLOCK_MASK));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200132
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100133 write32(mmiobase + MI_ARB_STATE, MI_ARB_C3_LP_WRITE_ENABLE | (1 << 27));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200134 /* Clean registers. */
135 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100136 write32(mmiobase + RENDER_RING_BASE + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200137 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100138 write32(mmiobase + FENCE_REG_965_0 + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200139
140 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100141 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200142
143 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100144 write32(mmiobase + PIPECONF(0), 0);
145 write32(mmiobase + PIPECONF(1), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200146
147 /* Init PRB0. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100148 write32(mmiobase + HWS_PGA, 0x352d2000);
149 write32(mmiobase + PRB0_CTL, 0);
150 write32(mmiobase + PRB0_HEAD, 0);
151 write32(mmiobase + PRB0_TAIL, 0);
152 write32(mmiobase + PRB0_START, 0);
153 write32(mmiobase + PRB0_CTL, 0x0001f001);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200154
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100155 write32(mmiobase + D_STATE, DSTATE_PLL_D3_OFF
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200156 | DSTATE_GFX_CLOCK_GATING | DSTATE_DOT_CLOCK_GATING);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100157 write32(mmiobase + ECOSKPD, 0x00010000);
158 write32(mmiobase + HWSTAM, 0xeffe);
159 write32(mmiobase + PORT_HOTPLUG_EN, conf->gpu_hotplug);
160 write32(mmiobase + INSTPM, 0x08000000 | INSTPM_AGPBUSY_DIS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200161
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200162 /* p2 divisor must 7 for dual channel LVDS */
163 /* and 14 for single channel LVDS */
164 pixel_p2 = mode->lvds_dual_channel ? 7 : 14;
165 target_frequency = mode->pixel_clock;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200166
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200167 /* Find suitable divisors, m1, m2, p1, n. */
168 /* refclock * (5 * (m1 + 2) + (m1 + 2)) / (n + 2) / p1 / p2 */
169 /* should be closest to target frequency as possible */
170 u32 candn, candm1, candm2, candp1;
171 for (candm1 = 8; candm1 <= 18; candm1++) {
172 for (candm2 = 3; candm2 <= 7; candm2++) {
173 for (candn = 1; candn <= 6; candn++) {
174 for (candp1 = 1; candp1 <= 8; candp1++) {
175 u32 m = 5 * (candm1 + 2) + (candm2 + 2);
176 u32 p = candp1 * pixel_p2;
177 u32 vco = DIV_ROUND_CLOSEST(BASE_FREQUENCY * m, candn + 2);
178 u32 dot = DIV_ROUND_CLOSEST(vco, p);
Arthur Heymans75f91312016-10-12 01:04:28 +0200179 u32 this_err = MAX(dot, target_frequency) -
180 MIN(dot, target_frequency);
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200181 if ((m < 70) || (m > 120))
182 continue;
183 if (this_err < smallest_err) {
184 smallest_err = this_err;
185 pixel_n = candn;
186 pixel_m1 = candm1;
187 pixel_m2 = candm2;
188 pixel_p1 = candp1;
189 }
190 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200191 }
192 }
193 }
194
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200195 if (smallest_err == 0xffffffff) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200196 printk (BIOS_ERR, "Couldn't find GFX clock divisors\n");
197 return -1;
198 }
199
200 printk(BIOS_INFO, "bringing up panel at resolution %d x %d\n",
201 hactive, vactive);
202 printk(BIOS_DEBUG, "Borders %d x %d\n", right_border, bottom_border);
203 printk(BIOS_DEBUG, "Blank %d x %d\n", hblank, vblank);
204 printk(BIOS_DEBUG, "Sync %d x %d\n", hsync, vsync);
205 printk(BIOS_DEBUG, "Front porch %d x %d\n", hfront_porch, vfront_porch);
206 printk(BIOS_DEBUG, (conf->gpu_lvds_use_spread_spectrum_clock
207 ? "Spread spectrum clock\n"
208 : "DREF clock\n"));
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200209 printk(BIOS_DEBUG, (mode->lvds_dual_channel
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200210 ? "Dual channel\n"
211 : "Single channel\n"));
212 printk(BIOS_DEBUG, "Polarities %d, %d\n",
213 hpolarity, vpolarity);
214 printk(BIOS_DEBUG, "Pixel N=%d, M1=%d, M2=%d, P1=%d\n",
215 pixel_n, pixel_m1, pixel_m2, pixel_p1);
216 printk(BIOS_DEBUG, "Pixel clock %d kHz\n",
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200217 BASE_FREQUENCY * (5 * (pixel_m1 + 2) + (pixel_m2 + 2)) /
218 (pixel_n + 2) / (pixel_p1 * pixel_p2));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200219
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200220 if (IS_ENABLED(CONFIG_FRAMEBUFFER_KEEP_VESA_MODE)) {
221 /* Disable panel fitter (we're in native resolution). */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100222 write32(mmiobase + PF_CTL(0), 0);
223 write32(mmiobase + PF_WIN_SZ(0), 0);
224 write32(mmiobase + PF_WIN_POS(0), 0);
225 write32(mmiobase + PFIT_PGM_RATIOS, 0);
226 write32(mmiobase + PFIT_CONTROL, 0);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200227 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100228 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
229 write32(mmiobase + PF_WIN_POS(0), 0);
230 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
231 write32(mmiobase + PFIT_CONTROL, PFIT_ENABLE
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200232 | (1 << PFIT_PIPE_SHIFT) | HORIZ_AUTO_SCALE
233 | VERT_AUTO_SCALE);
234 }
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200235
236 mdelay(1);
237
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100238 write32(mmiobase + DSPCNTR(0), DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200239 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
240
241 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100242 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
243 | (read32(mmiobase + PP_CONTROL) & ~PANEL_UNLOCK_MASK));
244 write32(mmiobase + FP0(1),
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200245 (pixel_n << 16)
246 | (pixel_m1 << 8) | pixel_m2);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100247 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200248 DPLL_VGA_MODE_DIS |
249 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200250 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200251 : DPLLB_LVDS_P2_CLOCK_DIV_14)
252 | (conf->gpu_lvds_use_spread_spectrum_clock
253 ? DPLL_INTEGRATED_CLOCK_VLV | DPLL_INTEGRATED_CRI_CLK_VLV
254 : 0)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200255 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200256 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100257 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200258 DPLL_VGA_MODE_DIS |
259 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200260 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200261 : DPLLB_LVDS_P2_CLOCK_DIV_14)
262 | ((conf->gpu_lvds_use_spread_spectrum_clock ? 3 : 0) << 13)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200263 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200264 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100265 write32(mmiobase + HTOTAL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200266 ((hactive + right_border + hblank - 1) << 16)
267 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100268 write32(mmiobase + HBLANK(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200269 ((hactive + right_border + hblank - 1) << 16)
270 | (hactive + right_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100271 write32(mmiobase + HSYNC(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200272 ((hactive + right_border + hfront_porch + hsync - 1) << 16)
273 | (hactive + right_border + hfront_porch - 1));
274
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100275 write32(mmiobase + VTOTAL(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200276 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100277 write32(mmiobase + VBLANK(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200278 | (vactive + bottom_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100279 write32(mmiobase + VSYNC(1),
Arthur Heymansc8c73a62016-10-13 14:12:45 +0200280 ((vactive + bottom_border + vfront_porch + vsync - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200281 | (vactive + bottom_border + vfront_porch - 1));
282
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200283 if (IS_ENABLED(CONFIG_FRAMEBUFFER_KEEP_VESA_MODE)) {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100284 write32(mmiobase + PIPESRC(1), ((hactive - 1) << 16)
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200285 | (vactive - 1));
286 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100287 write32(mmiobase + PIPESRC(1), (639 << 16) | 399);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200288 }
289
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200290 mdelay(1);
291
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100292 write32(mmiobase + DSPSIZE(0), (hactive - 1) | ((vactive - 1) << 16));
293 write32(mmiobase + DSPPOS(0), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200294
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200295 edid.bytes_per_line = (edid.bytes_per_line + 63) & ~63;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100296 write32(mmiobase + DSPADDR(0), 0);
297 write32(mmiobase + DSPSURF(0), 0);
298 write32(mmiobase + DSPSTRIDE(0), edid.bytes_per_line);
299 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200300 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
301 mdelay(1);
302
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100303 write32(mmiobase + PIPECONF(1), PIPECONF_ENABLE);
304 write32(mmiobase + LVDS, LVDS_ON
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200305 | (hpolarity << 20) | (vpolarity << 21)
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200306 | (mode->lvds_dual_channel ? LVDS_CLOCK_B_POWERUP_ALL
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200307 | LVDS_CLOCK_BOTH_POWERUP_ALL : 0)
308 | LVDS_CLOCK_A_POWERUP_ALL
309 | LVDS_PIPE(1));
310
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100311 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
312 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200313 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100314 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200315 | PANEL_POWER_ON | PANEL_POWER_RESET);
316
317 printk (BIOS_DEBUG, "waiting for panel powerup\n");
318 while (1) {
319 u32 reg32;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100320 reg32 = read32(mmiobase + PP_STATUS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200321 if ((reg32 & PP_SEQUENCE_MASK) == PP_SEQUENCE_NONE)
322 break;
323 }
324 printk (BIOS_DEBUG, "panel powered up\n");
325
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100326 write32(mmiobase + PP_CONTROL, PANEL_POWER_ON | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200327
328 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100329 write32(mmiobase + DEIIR, 0xffffffff);
330 write32(mmiobase + SDEIIR, 0xffffffff);
331 write32(mmiobase + IIR, 0xffffffff);
332 write32(mmiobase + IMR, 0xffffffff);
333 write32(mmiobase + EIR, 0xffffffff);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200334
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100335 if (gtt_setup(mmiobase)) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200336 printk(BIOS_ERR, "ERROR: GTT Setup Failed!!!\n");
337 return 0;
338 }
339
340 /* Setup GTT. */
341
342 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
343 uma_size = 0;
344 if (!(reg16 & 2)) {
Arthur Heymans874a8f92016-05-19 16:06:09 +0200345 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200346 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
347 }
348
Vladimir Serbinenko055fe032014-08-19 23:59:27 +0200349 for (i = 0; i < (uma_size - 256) / 4; i++)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200350 {
351 outl((i << 2) | 1, piobase);
352 outl(pphysbase + (i << 12) + 1, piobase + 4);
353 }
354
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100355 temp = read32(mmiobase + PGETBL_CTL);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200356 printk(BIOS_INFO, "GTT PGETBL_CTL register: 0x%lx\n", temp);
357
358 if (temp & 1)
359 printk(BIOS_INFO, "GTT Enabled\n");
360 else
361 printk(BIOS_ERR, "ERROR: GTT is still Disabled!!!\n");
362
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200363 if (IS_ENABLED(CONFIG_FRAMEBUFFER_KEEP_VESA_MODE)) {
364 printk(BIOS_SPEW, "memset %p to 0x00 for %d bytes\n",
365 (void *)pgfx, hactive * vactive * 4);
366 memset((void *)pgfx, 0x00, hactive * vactive * 4);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200367
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200368 set_vbe_mode_info_valid(&edid, pgfx);
369 } else {
370 vga_misc_write(0x67);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200371
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100372 write32(mmiobase + DSPCNTR(0), DISPPLANE_SEL_PIPE_B);
373 write32(mmiobase + VGACNTRL, 0x02c4008e
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200374 | VGA_PIPE_B_SELECT);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200375
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200376 vga_textmode_init();
377 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200378 return 0;
379}
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200380
381static int intel_gma_init_vga(struct northbridge_intel_i945_config *conf,
382 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100383 u8 *mmiobase, unsigned int pgfx)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200384{
385 int i;
386 u32 hactive, vactive;
387 u16 reg16;
388 u32 uma_size;
389
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100390 printk(BIOS_SPEW, "mmiobase %x addrport %x physbase %x\n",
391 (u32)mmiobase, piobase, pphysbase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200392
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100393 gtt_setup(mmiobase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200394
395 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100396 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200397
398 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100399 write32(mmiobase + PIPECONF(0), 0);
400 write32(mmiobase + PIPECONF(1), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200401
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100402 write32(mmiobase + INSTPM, 0x800);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200403
404 vga_gr_write(0x18, 0);
405
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100406 write32(mmiobase + VGA0, 0x200074);
407 write32(mmiobase + VGA1, 0x200074);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200408
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100409 write32(mmiobase + DSPFW3, 0x7f3f00c1 & ~PINEVIEW_SELF_REFRESH_EN);
410 write32(mmiobase + DSPCLK_GATE_D, 0);
411 write32(mmiobase + FW_BLC, 0x03060106);
412 write32(mmiobase + FW_BLC2, 0x00000306);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200413
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100414 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200415 | ADPA_PIPE_A_SELECT
416 | ADPA_USE_VGA_HVPOLARITY
417 | ADPA_VSYNC_CNTL_ENABLE
418 | ADPA_HSYNC_CNTL_ENABLE
419 | ADPA_DPMS_ON
420 );
421
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100422 write32(mmiobase + 0x7041c, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200423
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100424 write32(mmiobase + DPLL_MD(0), 0x3);
425 write32(mmiobase + DPLL_MD(1), 0x3);
426 write32(mmiobase + DSPCNTR(1), 0x1000000);
427 write32(mmiobase + PIPESRC(1), 0x027f01df);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200428
429 vga_misc_write(0x67);
430 const u8 cr[] = { 0x5f, 0x4f, 0x50, 0x82, 0x55, 0x81, 0xbf, 0x1f,
431 0x00, 0x4f, 0x0d, 0x0e, 0x00, 0x00, 0x00, 0x00,
432 0x9c, 0x8e, 0x8f, 0x28, 0x1f, 0x96, 0xb9, 0xa3,
433 0xff
434 };
435 vga_cr_write(0x11, 0);
436
437 for (i = 0; i <= 0x18; i++)
438 vga_cr_write(i, cr[i]);
439
440 // Disable screen memory to prevent garbage from appearing.
441 vga_sr_write(1, vga_sr_read(1) | 0x20);
442 hactive = 640;
443 vactive = 400;
444
445 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100446 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200447 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
448 | DPLL_VGA_MODE_DIS
449 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
450 | 0x400601
451 );
452 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100453 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200454 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
455 | DPLL_VGA_MODE_DIS
456 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
457 | 0x400601
458 );
459
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100460 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200461 | ADPA_PIPE_A_SELECT
462 | ADPA_USE_VGA_HVPOLARITY
463 | ADPA_VSYNC_CNTL_ENABLE
464 | ADPA_HSYNC_CNTL_ENABLE
465 | ADPA_DPMS_ON
466 );
467
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100468 write32(mmiobase + HTOTAL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200469 ((hactive - 1) << 16)
470 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100471 write32(mmiobase + HBLANK(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200472 ((hactive - 1) << 16)
473 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100474 write32(mmiobase + HSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200475 ((hactive - 1) << 16)
476 | (hactive - 1));
477
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100478 write32(mmiobase + VTOTAL(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200479 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100480 write32(mmiobase + VBLANK(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200481 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100482 write32(mmiobase + VSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200483 ((vactive - 1) << 16)
484 | (vactive - 1));
485
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100486 write32(mmiobase + PF_WIN_POS(0), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200487
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100488 write32(mmiobase + PIPESRC(0), (639 << 16) | 399);
489 write32(mmiobase + PF_CTL(0),PF_ENABLE | PF_FILTER_MED_3x3);
490 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
491 write32(mmiobase + PFIT_CONTROL, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200492
493 mdelay(1);
494
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100495 write32(mmiobase + FDI_RX_CTL(0), 0x00002040);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200496 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100497 write32(mmiobase + FDI_RX_CTL(0), 0x80002050);
498 write32(mmiobase + FDI_TX_CTL(0), 0x00044000);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200499 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100500 write32(mmiobase + FDI_TX_CTL(0), 0x80044000);
501 write32(mmiobase + PIPECONF(0), PIPECONF_ENABLE | PIPECONF_BPP_6 | PIPECONF_DITHER_EN);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200502
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100503 write32(mmiobase + VGACNTRL, 0x0);
504 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200505 mdelay(1);
506
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100507 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200508 | ADPA_PIPE_A_SELECT
509 | ADPA_USE_VGA_HVPOLARITY
510 | ADPA_VSYNC_CNTL_ENABLE
511 | ADPA_HSYNC_CNTL_ENABLE
512 | ADPA_DPMS_ON
513 );
514
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100515 write32(mmiobase + DSPFW3, 0x7f3f00c1);
516 write32(mmiobase + MI_MODE, 0x200 | VS_TIMER_DISPATCH);
517 write32(mmiobase + CACHE_MODE_0, (0x6820 | (1 << 9)) & ~(1 << 5));
518 write32(mmiobase + CACHE_MODE_1, 0x380 & ~(1 << 9));
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200519
520 /* Set up GTT. */
521
522 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
523 uma_size = 0;
524 if (!(reg16 & 2)) {
525 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
526 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
527 }
528
529 for (i = 0; i < (uma_size - 256) / 4; i++)
530 {
531 outl((i << 2) | 1, piobase);
532 outl(pphysbase + (i << 12) + 1, piobase + 4);
533 }
534
535 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100536 write32(mmiobase + DEIIR, 0xffffffff);
537 write32(mmiobase + SDEIIR, 0xffffffff);
538 write32(mmiobase + IIR, 0xffffffff);
539 write32(mmiobase + IMR, 0xffffffff);
540 write32(mmiobase + EIR, 0xffffffff);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200541
542 vga_textmode_init();
543
544 /* Enable screen memory. */
545 vga_sr_write(1, vga_sr_read(1) & ~0x20);
546
547 return 0;
548
549}
550
551/* compare the header of the vga edid header */
552/* if vga is not connected it should have a correct header */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100553static int probe_edid(u8 *mmiobase, u8 slave)
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200554{
Paul Menzel533a3852016-11-27 22:17:44 +0100555 int i;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200556 u8 vga_edid[128];
557 u8 header[8] = {0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00};
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100558 intel_gmbus_read_edid(mmiobase + GMBUS0, slave, 0x50, vga_edid, 128);
559 intel_gmbus_stop(mmiobase + GMBUS0);
Paul Menzel533a3852016-11-27 22:17:44 +0100560 for (i = 0; i < 8; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200561 if (vga_edid[i] != header[i]) {
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200562 printk(BIOS_DEBUG, "No display connected on slave %d\n",
563 slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200564 return 0;
565 }
566 }
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200567 printk(BIOS_SPEW, "Found a display on slave %d\n", slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200568 return 1;
569}
570
Arthur Heymans8e079002017-01-14 22:31:54 +0100571static u32 get_cdclk(struct device *const dev)
572{
573 u16 gcfgc = pci_read_config16(dev, GCFGC);
574
575 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
576 return 133333333;
577 } else {
578 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
579 case GC_DISPLAY_CLOCK_333_320_MHZ:
580 return 320000000;
581 default:
582 case GC_DISPLAY_CLOCK_190_200_MHZ:
583 return 200000000;
584 }
585 }
586}
587
588static u32 freq_to_blc_pwm_ctl(struct device *const dev, u16 pwm_freq)
589{
590 u32 blc_mod;
591
592 /* Set duty cycle to 100% due to use of legacy backlight control */
593 blc_mod = get_cdclk(dev) / (32 * pwm_freq);
594 return BLM_LEGACY_MODE | ((blc_mod / 2) << 17) | ((blc_mod / 2) << 1);
595}
596
597
598static void panel_setup(u8 *mmiobase, struct device *const dev)
599{
600 const struct northbridge_intel_i945_config *const conf = dev->chip_info;
601
602 u32 reg32;
603
604 /* Set up Panel Power On Delays */
605 reg32 = (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
606 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
607 write32(mmiobase + PP_ON_DELAYS, reg32);
608
609 /* Set up Panel Power Off Delays */
610 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
611 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
612 write32(mmiobase + PP_OFF_DELAYS, reg32);
613
614 /* Set up Panel Power Cycle Delay */
615 reg32 = (get_cdclk(dev) / 20000 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
616 reg32 |= conf->gpu_panel_power_cycle_delay & 0x1f;
617 write32(mmiobase + PP_DIVISOR, reg32);
618
619 /* Backlight init. */
620 if (conf->pwm_freq)
621 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
622 conf->pwm_freq));
623 else
624 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
625 DEFAULT_BLC_PWM));
626}
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200627
Stefan Reinauer30140a52009-03-11 16:20:39 +0000628static void gma_func0_init(struct device *dev)
629{
630 u32 reg32;
631
Patrick Georgi6444bd42012-07-06 11:31:39 +0200632 /* Unconditionally reset graphics */
633 pci_write_config8(dev, GDRST, 1);
634 udelay(50);
635 pci_write_config8(dev, GDRST, 0);
636 /* wait for device to finish */
637 while (pci_read_config8(dev, GDRST) & 1) { };
638
Stefan Reinauer30140a52009-03-11 16:20:39 +0000639 /* IGD needs to be Bus Master */
640 reg32 = pci_read_config32(dev, PCI_COMMAND);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200641 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER
642 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
Denis 'GNUtoo' Cariklied7e29e2013-02-24 12:01:44 +0100643
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200644 if (IS_ENABLED(CONFIG_MAINBOARD_DO_NATIVE_VGA_INIT)) {
645 /* This should probably run before post VBIOS init. */
646 printk(BIOS_SPEW, "Initializing VGA without OPROM.\n");
647 void *mmiobase;
648 u32 iobase, graphics_base;
649 struct northbridge_intel_i945_config *conf = dev->chip_info;
650
651 iobase = dev->resource_list[1].base;
652 mmiobase = (void *)(uintptr_t)dev->resource_list[0].base;
653 graphics_base = dev->resource_list[2].base;
654
655 printk(BIOS_SPEW, "GMADR = 0x%08x GTTADR = 0x%08x\n",
656 pci_read_config32(dev, GMADR),
657 pci_read_config32(dev, GTTADR)
658 );
659
660 int err;
Arthur Heymans8e079002017-01-14 22:31:54 +0100661
662 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
663 panel_setup(mmiobase, dev);
664
Martin Roth128c1042016-11-18 09:29:03 -0700665 /* probe if VGA is connected and always run */
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200666 /* VGA init if no LVDS is connected */
667 if (!probe_edid(mmiobase, 3) || probe_edid(mmiobase, 2))
668 err = intel_gma_init_vga(conf,
669 pci_read_config32(dev, 0x5c) & ~0xf,
670 iobase, mmiobase, graphics_base);
671 else
672 err = intel_gma_init_lvds(conf,
673 pci_read_config32(dev, 0x5c) & ~0xf,
674 iobase, mmiobase, graphics_base);
675 if (err == 0)
676 gfx_set_init_done(1);
677 /* Linux relies on VBT for panel info. */
678 if (CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM) {
679 generate_fake_intel_oprom(&conf->gfx, dev,
680 "$VBT CALISTOGA");
681 }
682 if (CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC) {
683 generate_fake_intel_oprom(&conf->gfx, dev,
684 "$VBT LAKEPORT-G");
685 }
Arthur Heymansf3f4bea2016-10-20 20:44:54 +0200686 } else {
687 /* PCI Init, will run VBIOS */
688 pci_dev_init(dev);
Arthur Heymans333176e2016-09-07 22:10:57 +0200689 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000690}
691
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200692/* This doesn't reclaim stolen UMA memory, but IGD could still
Martin Roth128c1042016-11-18 09:29:03 -0700693 be re-enabled later. */
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200694static void gma_func0_disable(struct device *dev)
695{
696 struct device *dev_host = dev_find_slot(0, PCI_DEVFN(0x0, 0));
697
698 pci_write_config16(dev, GCFC, 0xa00);
699 pci_write_config16(dev_host, GGC, (1 << 1));
700
701 unsigned int reg32 = pci_read_config32(dev_host, DEVEN);
702 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
703 pci_write_config32(dev_host, DEVEN, reg32);
704
705 dev->enabled = 0;
706}
707
Stefan Reinauer30140a52009-03-11 16:20:39 +0000708static void gma_func1_init(struct device *dev)
709{
710 u32 reg32;
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100711 u8 val;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000712
Martin Roth128c1042016-11-18 09:29:03 -0700713 /* IGD needs to be Bus Master, also enable IO access */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000714 reg32 = pci_read_config32(dev, PCI_COMMAND);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000715 pci_write_config32(dev, PCI_COMMAND, reg32 |
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200716 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Sven Schnelleb629d142011-06-12 14:30:10 +0200717
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100718 if (get_option(&val, "tft_brightness") == CB_SUCCESS)
719 pci_write_config8(dev, 0xf4, val);
720 else
721 pci_write_config8(dev, 0xf4, 0xff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000722}
723
724static void gma_set_subsystem(device_t dev, unsigned vendor, unsigned device)
725{
726 if (!vendor || !device) {
727 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
728 pci_read_config32(dev, PCI_VENDOR_ID));
729 } else {
730 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
731 ((device & 0xffff) << 16) | (vendor & 0xffff));
732 }
733}
734
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100735const struct i915_gpu_controller_info *
736intel_gma_get_controller_info(void)
737{
738 device_t dev = dev_find_slot(0, PCI_DEVFN(0x2,0));
739 if (!dev) {
740 return NULL;
741 }
742 struct northbridge_intel_i945_config *chip = dev->chip_info;
Patrick Georgi54e227e2015-08-08 22:02:12 +0200743 if (!chip) {
744 return NULL;
745 }
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100746 return &chip->gfx;
747}
748
Alexander Couzens5eea4582015-04-12 22:18:55 +0200749static void gma_ssdt(device_t device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100750{
751 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
752 if (!gfx) {
753 return;
754 }
755
756 drivers_intel_gma_displays_ssdt_generate(gfx);
757}
758
Arthur Heymansc057a0612016-10-22 14:16:48 +0200759static void gma_func0_read_resources(device_t dev)
760{
761 u8 reg8;
762
763 /* Set Untrusted Aperture Size to 256mb */
764 reg8 = pci_read_config8(dev, MSAC);
765 reg8 &= ~0x3;
766 reg8 |= 0x2;
767 pci_write_config8(dev, MSAC, reg8);
768
769 pci_dev_read_resources(dev);
770}
771
Stefan Reinauer30140a52009-03-11 16:20:39 +0000772static struct pci_operations gma_pci_ops = {
773 .set_subsystem = gma_set_subsystem,
774};
775
776static struct device_operations gma_func0_ops = {
Arthur Heymansc057a0612016-10-22 14:16:48 +0200777 .read_resources = gma_func0_read_resources,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000778 .set_resources = pci_dev_set_resources,
779 .enable_resources = pci_dev_enable_resources,
780 .init = gma_func0_init,
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100781 .acpi_fill_ssdt_generator = gma_ssdt,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000782 .scan_bus = 0,
783 .enable = 0,
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200784 .disable = gma_func0_disable,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000785 .ops_pci = &gma_pci_ops,
786};
787
788
789static struct device_operations gma_func1_ops = {
790 .read_resources = pci_dev_read_resources,
791 .set_resources = pci_dev_set_resources,
792 .enable_resources = pci_dev_enable_resources,
793 .init = gma_func1_init,
794 .scan_bus = 0,
795 .enable = 0,
796 .ops_pci = &gma_pci_ops,
797};
798
Elyes HAOUASa2993452016-10-28 10:56:59 +0200799static const unsigned short i945_gma_func0_ids[] = {
800 0x2772, /* 82945G/GZ Integrated Graphics Controller */
801 0x27a2, /* Mobile 945GM/GMS Express Integrated Graphics Controller*/
802 0x27ae, /* Mobile 945GSE Express Integrated Graphics Controller */
803 0
804};
805
806static const unsigned short i945_gma_func1_ids[] = {
807 0x27a6, /* Mobile 945GM/GMS/GME Express Integrated Graphics Controller */
808 0
809};
Vladimir Serbinenko10dd0e32014-11-17 00:07:12 +0100810
Stefan Reinauer30140a52009-03-11 16:20:39 +0000811static const struct pci_driver i945_gma_func0_driver __pci_driver = {
812 .ops = &gma_func0_ops,
813 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200814 .devices = i945_gma_func0_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000815};
816
817static const struct pci_driver i945_gma_func1_driver __pci_driver = {
818 .ops = &gma_func1_ops,
819 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200820 .devices = i945_gma_func1_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000821};