blob: 26b6c843521dfa18c1abc6a68963c09ef7afc21b [file] [log] [blame]
Stefan Reinauer30140a52009-03-11 16:20:39 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer30140a52009-03-11 16:20:39 +000014 */
15
16#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +020017#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020018#include <device/mmio.h>
Patrick Georgi6444bd42012-07-06 11:31:39 +020019#include <delay.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020020#include <arch/io.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000021#include <device/device.h>
22#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020023#include <device/pci_ops.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000024#include <device/pci_ids.h>
Sven Schnelleb629d142011-06-12 14:30:10 +020025#include <pc80/mc146818rtc.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020026#include <edid.h>
27#include <drivers/intel/gma/edid.h>
28#include <drivers/intel/gma/i915.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020029#include <drivers/intel/gma/opregion.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020030#include <string.h>
Vladimir Serbinenko0092c992014-08-21 01:06:53 +020031#include <pc80/vga.h>
32#include <pc80/vga_io.h>
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020033#include <commonlib/helpers.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020034#include <cbmem.h>
35#include <southbridge/intel/i82801gx/nvs.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020036
Patrick Georgice6e9fe2012-07-20 12:37:06 +020037#include "i945.h"
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020038#include "chip.h"
Stefan Reinauer30140a52009-03-11 16:20:39 +000039
Patrick Georgi6444bd42012-07-06 11:31:39 +020040#define GDRST 0xc0
Arthur Heymansc057a0612016-10-22 14:16:48 +020041#define MSAC 0x62 /* Multi Size Aperture Control */
Patrick Georgi6444bd42012-07-06 11:31:39 +020042
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020043#define LVDS_CLOCK_A_POWERUP_ALL (3 << 8)
44#define LVDS_CLOCK_B_POWERUP_ALL (3 << 4)
45#define LVDS_CLOCK_BOTH_POWERUP_ALL (3 << 2)
Elyes HAOUAS8868fc62017-06-28 20:41:53 +020046
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020047#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
48
Elyes HAOUAS692e7df2017-06-28 20:44:41 +020049#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020050
51#define PGETBL_CTL 0x2020
52#define PGETBL_ENABLED 0x00000001
53
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020054#define BASE_FREQUENCY 100000
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020055
Arthur Heymans8e079002017-01-14 22:31:54 +010056#define DEFAULT_BLC_PWM 180
57
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020058uintptr_t gma_get_gnvs_aslb(const void *gnvs)
59{
60 const global_nvs_t *gnvs_ptr = gnvs;
61 return (uintptr_t)(gnvs_ptr ? gnvs_ptr->aslb : 0);
62}
63
64void gma_set_gnvs_aslb(void *gnvs, uintptr_t aslb)
65{
66 global_nvs_t *gnvs_ptr = gnvs;
67 if (gnvs_ptr)
68 gnvs_ptr->aslb = aslb;
69}
70
Arthur Heymans85cfddb2017-02-06 13:47:21 +010071static int gtt_setup(u8 *mmiobase)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020072{
73 unsigned long PGETBL_save;
Paul Menzelcc95f182014-06-05 22:45:35 +020074 unsigned long tom; // top of memory
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020075
Paul Menzelcc95f182014-06-05 22:45:35 +020076 /*
77 * The Video BIOS places the GTT right below top of memory.
Denis 'GNUtoo' Carikli16110e72014-10-14 07:33:53 +020078 */
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030079 tom = pci_read_config8(pcidev_on_root(0, 0), TOLUD) << 24;
Paul Menzelcc95f182014-06-05 22:45:35 +020080 PGETBL_save = tom - 256 * KiB;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020081 PGETBL_save |= PGETBL_ENABLED;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020082 PGETBL_save |= 2; /* set GTT to 256kb */
83
84 write32(mmiobase + GFX_FLSH_CNTL, 0);
85
86 write32(mmiobase + PGETBL_CTL, PGETBL_save);
87
88 /* verify */
89 if (read32(mmiobase + PGETBL_CTL) & PGETBL_ENABLED) {
90 printk(BIOS_DEBUG, "gtt_setup is enabled.\n");
91 } else {
92 printk(BIOS_DEBUG, "gtt_setup failed!!!\n");
93 return 1;
94 }
95 write32(mmiobase + GFX_FLSH_CNTL, 0);
96
97 return 0;
98}
99
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200100static int intel_gma_init_lvds(struct northbridge_intel_i945_config *conf,
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200101 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100102 u8 *mmiobase, unsigned int pgfx)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200103{
104 struct edid edid;
Mono2e4f83b2015-09-07 21:15:26 +0200105 struct edid_mode *mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200106 u8 edid_data[128];
107 unsigned long temp;
108 int hpolarity, vpolarity;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200109 u32 smallest_err = 0xffffffff;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200110 u32 target_frequency;
111 u32 pixel_p1 = 1;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200112 u32 pixel_p2;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200113 u32 pixel_n = 1;
114 u32 pixel_m1 = 1;
115 u32 pixel_m2 = 1;
116 u32 hactive, vactive, right_border, bottom_border;
117 u32 vsync, hsync, vblank, hblank, hfront_porch, vfront_porch;
118 u32 i, j;
119 u32 uma_size;
120 u16 reg16;
121
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200122 printk(BIOS_SPEW,
Francis Rowe71512b22015-03-16 05:31:40 +0000123 "i915lightup: graphics %p mmio %p addrport %04x physbase %08x\n",
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100124 (void *)pgfx, mmiobase, piobase, pphysbase);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200125
Arthur Heymans8da22862017-08-06 15:56:30 +0200126 intel_gmbus_read_edid(mmiobase + GMBUS0, GMBUS_PORT_PANEL, 0x50,
127 edid_data, sizeof(edid_data));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200128 decode_edid(edid_data, sizeof(edid_data), &edid);
Mono2e4f83b2015-09-07 21:15:26 +0200129 mode = &edid.mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200130
Mono2e4f83b2015-09-07 21:15:26 +0200131 hpolarity = (mode->phsync == '-');
132 vpolarity = (mode->pvsync == '-');
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200133 hactive = edid.x_resolution;
134 vactive = edid.y_resolution;
Mono2e4f83b2015-09-07 21:15:26 +0200135 right_border = mode->hborder;
136 bottom_border = mode->vborder;
137 vblank = mode->vbl;
138 hblank = mode->hbl;
139 vsync = mode->vspw;
140 hsync = mode->hspw;
141 hfront_porch = mode->hso;
142 vfront_porch = mode->vso;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200143
144 for (i = 0; i < 2; i++)
145 for (j = 0; j < 0x100; j++)
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200146 /* R = j, G = j, B = j. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100147 write32(mmiobase + PALETTE(i) + 4 * j, 0x10101 * j);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200148
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100149 write32(mmiobase + PCH_PP_CONTROL, PANEL_UNLOCK_REGS
150 | (read32(mmiobase + PCH_PP_CONTROL) & ~PANEL_UNLOCK_MASK));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200151
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100152 write32(mmiobase + MI_ARB_STATE, MI_ARB_C3_LP_WRITE_ENABLE | (1 << 27));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200153 /* Clean registers. */
154 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100155 write32(mmiobase + RENDER_RING_BASE + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200156 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100157 write32(mmiobase + FENCE_REG_965_0 + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200158
159 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100160 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200161
162 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100163 write32(mmiobase + PIPECONF(0), 0);
164 write32(mmiobase + PIPECONF(1), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200165
166 /* Init PRB0. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100167 write32(mmiobase + HWS_PGA, 0x352d2000);
168 write32(mmiobase + PRB0_CTL, 0);
169 write32(mmiobase + PRB0_HEAD, 0);
170 write32(mmiobase + PRB0_TAIL, 0);
171 write32(mmiobase + PRB0_START, 0);
172 write32(mmiobase + PRB0_CTL, 0x0001f001);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200173
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100174 write32(mmiobase + D_STATE, DSTATE_PLL_D3_OFF
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200175 | DSTATE_GFX_CLOCK_GATING | DSTATE_DOT_CLOCK_GATING);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100176 write32(mmiobase + ECOSKPD, 0x00010000);
177 write32(mmiobase + HWSTAM, 0xeffe);
178 write32(mmiobase + PORT_HOTPLUG_EN, conf->gpu_hotplug);
179 write32(mmiobase + INSTPM, 0x08000000 | INSTPM_AGPBUSY_DIS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200180
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200181 /* p2 divisor must 7 for dual channel LVDS */
182 /* and 14 for single channel LVDS */
183 pixel_p2 = mode->lvds_dual_channel ? 7 : 14;
184 target_frequency = mode->pixel_clock;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200185
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200186 /* Find suitable divisors, m1, m2, p1, n. */
187 /* refclock * (5 * (m1 + 2) + (m1 + 2)) / (n + 2) / p1 / p2 */
188 /* should be closest to target frequency as possible */
189 u32 candn, candm1, candm2, candp1;
190 for (candm1 = 8; candm1 <= 18; candm1++) {
191 for (candm2 = 3; candm2 <= 7; candm2++) {
192 for (candn = 1; candn <= 6; candn++) {
193 for (candp1 = 1; candp1 <= 8; candp1++) {
194 u32 m = 5 * (candm1 + 2) + (candm2 + 2);
195 u32 p = candp1 * pixel_p2;
196 u32 vco = DIV_ROUND_CLOSEST(BASE_FREQUENCY * m, candn + 2);
197 u32 dot = DIV_ROUND_CLOSEST(vco, p);
Arthur Heymans75f91312016-10-12 01:04:28 +0200198 u32 this_err = MAX(dot, target_frequency) -
199 MIN(dot, target_frequency);
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200200 if ((m < 70) || (m > 120))
201 continue;
202 if (this_err < smallest_err) {
203 smallest_err = this_err;
204 pixel_n = candn;
205 pixel_m1 = candm1;
206 pixel_m2 = candm2;
207 pixel_p1 = candp1;
208 }
209 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200210 }
211 }
212 }
213
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200214 if (smallest_err == 0xffffffff) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100215 printk(BIOS_ERR, "Couldn't find GFX clock divisors\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200216 return -1;
217 }
218
219 printk(BIOS_INFO, "bringing up panel at resolution %d x %d\n",
220 hactive, vactive);
221 printk(BIOS_DEBUG, "Borders %d x %d\n", right_border, bottom_border);
222 printk(BIOS_DEBUG, "Blank %d x %d\n", hblank, vblank);
223 printk(BIOS_DEBUG, "Sync %d x %d\n", hsync, vsync);
224 printk(BIOS_DEBUG, "Front porch %d x %d\n", hfront_porch, vfront_porch);
225 printk(BIOS_DEBUG, (conf->gpu_lvds_use_spread_spectrum_clock
226 ? "Spread spectrum clock\n"
227 : "DREF clock\n"));
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200228 printk(BIOS_DEBUG, (mode->lvds_dual_channel
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200229 ? "Dual channel\n"
230 : "Single channel\n"));
231 printk(BIOS_DEBUG, "Polarities %d, %d\n",
232 hpolarity, vpolarity);
233 printk(BIOS_DEBUG, "Pixel N=%d, M1=%d, M2=%d, P1=%d\n",
234 pixel_n, pixel_m1, pixel_m2, pixel_p1);
235 printk(BIOS_DEBUG, "Pixel clock %d kHz\n",
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200236 BASE_FREQUENCY * (5 * (pixel_m1 + 2) + (pixel_m2 + 2)) /
237 (pixel_n + 2) / (pixel_p1 * pixel_p2));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200238
Paul Menzelbcf9a0a2018-02-18 10:05:53 +0100239 printk(BIOS_INFO, "VGA mode: %s\n", IS_ENABLED(CONFIG_LINEAR_FRAMEBUFFER) ?
240 "Linear framebuffer" : "text");
Nico Huber6d8266b2017-05-20 16:46:01 +0200241 if (IS_ENABLED(CONFIG_LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200242 /* Disable panel fitter (we're in native resolution). */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100243 write32(mmiobase + PF_CTL(0), 0);
244 write32(mmiobase + PF_WIN_SZ(0), 0);
245 write32(mmiobase + PF_WIN_POS(0), 0);
246 write32(mmiobase + PFIT_PGM_RATIOS, 0);
247 write32(mmiobase + PFIT_CONTROL, 0);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200248 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100249 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
250 write32(mmiobase + PF_WIN_POS(0), 0);
251 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
252 write32(mmiobase + PFIT_CONTROL, PFIT_ENABLE
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200253 | (1 << PFIT_PIPE_SHIFT) | HORIZ_AUTO_SCALE
254 | VERT_AUTO_SCALE);
255 }
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200256
257 mdelay(1);
258
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100259 write32(mmiobase + DSPCNTR(0), DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200260 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
261
262 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100263 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
264 | (read32(mmiobase + PP_CONTROL) & ~PANEL_UNLOCK_MASK));
265 write32(mmiobase + FP0(1),
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200266 (pixel_n << 16)
267 | (pixel_m1 << 8) | pixel_m2);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100268 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200269 DPLL_VGA_MODE_DIS |
270 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200271 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200272 : DPLLB_LVDS_P2_CLOCK_DIV_14)
273 | (conf->gpu_lvds_use_spread_spectrum_clock
274 ? DPLL_INTEGRATED_CLOCK_VLV | DPLL_INTEGRATED_CRI_CLK_VLV
275 : 0)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200276 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200277 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100278 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200279 DPLL_VGA_MODE_DIS |
280 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200281 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200282 : DPLLB_LVDS_P2_CLOCK_DIV_14)
283 | ((conf->gpu_lvds_use_spread_spectrum_clock ? 3 : 0) << 13)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200284 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200285 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100286 write32(mmiobase + HTOTAL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200287 ((hactive + right_border + hblank - 1) << 16)
288 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100289 write32(mmiobase + HBLANK(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200290 ((hactive + right_border + hblank - 1) << 16)
291 | (hactive + right_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100292 write32(mmiobase + HSYNC(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200293 ((hactive + right_border + hfront_porch + hsync - 1) << 16)
294 | (hactive + right_border + hfront_porch - 1));
295
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100296 write32(mmiobase + VTOTAL(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200297 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100298 write32(mmiobase + VBLANK(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200299 | (vactive + bottom_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100300 write32(mmiobase + VSYNC(1),
Arthur Heymansc8c73a62016-10-13 14:12:45 +0200301 ((vactive + bottom_border + vfront_porch + vsync - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200302 | (vactive + bottom_border + vfront_porch - 1));
303
Nico Huber6d8266b2017-05-20 16:46:01 +0200304 if (IS_ENABLED(CONFIG_LINEAR_FRAMEBUFFER)) {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100305 write32(mmiobase + PIPESRC(1), ((hactive - 1) << 16)
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200306 | (vactive - 1));
307 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100308 write32(mmiobase + PIPESRC(1), (639 << 16) | 399);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200309 }
310
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200311 mdelay(1);
312
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100313 write32(mmiobase + DSPSIZE(0), (hactive - 1) | ((vactive - 1) << 16));
314 write32(mmiobase + DSPPOS(0), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200315
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200316 edid.bytes_per_line = (edid.bytes_per_line + 63) & ~63;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100317 write32(mmiobase + DSPADDR(0), 0);
318 write32(mmiobase + DSPSURF(0), 0);
319 write32(mmiobase + DSPSTRIDE(0), edid.bytes_per_line);
320 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200321 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
322 mdelay(1);
323
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100324 write32(mmiobase + PIPECONF(1), PIPECONF_ENABLE);
325 write32(mmiobase + LVDS, LVDS_ON
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200326 | (hpolarity << 20) | (vpolarity << 21)
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200327 | (mode->lvds_dual_channel ? LVDS_CLOCK_B_POWERUP_ALL
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200328 | LVDS_CLOCK_BOTH_POWERUP_ALL : 0)
329 | LVDS_CLOCK_A_POWERUP_ALL
330 | LVDS_PIPE(1));
331
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100332 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
333 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200334 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100335 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200336 | PANEL_POWER_ON | PANEL_POWER_RESET);
337
Arthur Heymans70a8e342017-03-09 11:30:23 +0100338 printk(BIOS_DEBUG, "waiting for panel powerup\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200339 while (1) {
340 u32 reg32;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100341 reg32 = read32(mmiobase + PP_STATUS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200342 if ((reg32 & PP_SEQUENCE_MASK) == PP_SEQUENCE_NONE)
343 break;
344 }
Arthur Heymans70a8e342017-03-09 11:30:23 +0100345 printk(BIOS_DEBUG, "panel powered up\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200346
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100347 write32(mmiobase + PP_CONTROL, PANEL_POWER_ON | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200348
349 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100350 write32(mmiobase + DEIIR, 0xffffffff);
351 write32(mmiobase + SDEIIR, 0xffffffff);
352 write32(mmiobase + IIR, 0xffffffff);
353 write32(mmiobase + IMR, 0xffffffff);
354 write32(mmiobase + EIR, 0xffffffff);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200355
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100356 if (gtt_setup(mmiobase)) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200357 printk(BIOS_ERR, "ERROR: GTT Setup Failed!!!\n");
358 return 0;
359 }
360
361 /* Setup GTT. */
362
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300363 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200364 uma_size = 0;
365 if (!(reg16 & 2)) {
Arthur Heymans874a8f92016-05-19 16:06:09 +0200366 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200367 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
368 }
369
Arthur Heymans70a8e342017-03-09 11:30:23 +0100370 for (i = 0; i < (uma_size - 256) / 4; i++) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200371 outl((i << 2) | 1, piobase);
372 outl(pphysbase + (i << 12) + 1, piobase + 4);
373 }
374
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100375 temp = read32(mmiobase + PGETBL_CTL);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200376 printk(BIOS_INFO, "GTT PGETBL_CTL register: 0x%lx\n", temp);
377
378 if (temp & 1)
379 printk(BIOS_INFO, "GTT Enabled\n");
380 else
381 printk(BIOS_ERR, "ERROR: GTT is still Disabled!!!\n");
382
Nico Huber6d8266b2017-05-20 16:46:01 +0200383 if (IS_ENABLED(CONFIG_LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200384 printk(BIOS_SPEW, "memset %p to 0x00 for %d bytes\n",
385 (void *)pgfx, hactive * vactive * 4);
386 memset((void *)pgfx, 0x00, hactive * vactive * 4);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200387
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200388 set_vbe_mode_info_valid(&edid, pgfx);
389 } else {
390 vga_misc_write(0x67);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200391
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100392 write32(mmiobase + DSPCNTR(0), DISPPLANE_SEL_PIPE_B);
393 write32(mmiobase + VGACNTRL, 0x02c4008e
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200394 | VGA_PIPE_B_SELECT);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200395
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200396 vga_textmode_init();
397 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200398 return 0;
399}
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200400
401static int intel_gma_init_vga(struct northbridge_intel_i945_config *conf,
402 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100403 u8 *mmiobase, unsigned int pgfx)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200404{
405 int i;
406 u32 hactive, vactive;
407 u16 reg16;
408 u32 uma_size;
409
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100410 printk(BIOS_SPEW, "mmiobase %x addrport %x physbase %x\n",
411 (u32)mmiobase, piobase, pphysbase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200412
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100413 gtt_setup(mmiobase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200414
415 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100416 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200417
418 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100419 write32(mmiobase + PIPECONF(0), 0);
420 write32(mmiobase + PIPECONF(1), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200421
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100422 write32(mmiobase + INSTPM, 0x800);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200423
424 vga_gr_write(0x18, 0);
425
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100426 write32(mmiobase + VGA0, 0x200074);
427 write32(mmiobase + VGA1, 0x200074);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200428
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100429 write32(mmiobase + DSPFW3, 0x7f3f00c1 & ~PINEVIEW_SELF_REFRESH_EN);
430 write32(mmiobase + DSPCLK_GATE_D, 0);
431 write32(mmiobase + FW_BLC, 0x03060106);
432 write32(mmiobase + FW_BLC2, 0x00000306);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200433
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100434 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200435 | ADPA_PIPE_A_SELECT
436 | ADPA_USE_VGA_HVPOLARITY
437 | ADPA_VSYNC_CNTL_ENABLE
438 | ADPA_HSYNC_CNTL_ENABLE
439 | ADPA_DPMS_ON
440 );
441
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100442 write32(mmiobase + 0x7041c, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200443
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100444 write32(mmiobase + DPLL_MD(0), 0x3);
445 write32(mmiobase + DPLL_MD(1), 0x3);
446 write32(mmiobase + DSPCNTR(1), 0x1000000);
447 write32(mmiobase + PIPESRC(1), 0x027f01df);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200448
449 vga_misc_write(0x67);
450 const u8 cr[] = { 0x5f, 0x4f, 0x50, 0x82, 0x55, 0x81, 0xbf, 0x1f,
451 0x00, 0x4f, 0x0d, 0x0e, 0x00, 0x00, 0x00, 0x00,
452 0x9c, 0x8e, 0x8f, 0x28, 0x1f, 0x96, 0xb9, 0xa3,
453 0xff
454 };
455 vga_cr_write(0x11, 0);
456
457 for (i = 0; i <= 0x18; i++)
458 vga_cr_write(i, cr[i]);
459
460 // Disable screen memory to prevent garbage from appearing.
461 vga_sr_write(1, vga_sr_read(1) | 0x20);
462 hactive = 640;
463 vactive = 400;
464
465 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100466 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200467 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
468 | DPLL_VGA_MODE_DIS
469 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
470 | 0x400601
471 );
472 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100473 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200474 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
475 | DPLL_VGA_MODE_DIS
476 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
477 | 0x400601
478 );
479
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100480 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200481 | ADPA_PIPE_A_SELECT
482 | ADPA_USE_VGA_HVPOLARITY
483 | ADPA_VSYNC_CNTL_ENABLE
484 | ADPA_HSYNC_CNTL_ENABLE
485 | ADPA_DPMS_ON
486 );
487
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100488 write32(mmiobase + HTOTAL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200489 ((hactive - 1) << 16)
490 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100491 write32(mmiobase + HBLANK(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200492 ((hactive - 1) << 16)
493 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100494 write32(mmiobase + HSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200495 ((hactive - 1) << 16)
496 | (hactive - 1));
497
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100498 write32(mmiobase + VTOTAL(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200499 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100500 write32(mmiobase + VBLANK(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200501 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100502 write32(mmiobase + VSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200503 ((vactive - 1) << 16)
504 | (vactive - 1));
505
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100506 write32(mmiobase + PF_WIN_POS(0), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200507
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100508 write32(mmiobase + PIPESRC(0), (639 << 16) | 399);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100509 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100510 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
511 write32(mmiobase + PFIT_CONTROL, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200512
513 mdelay(1);
514
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100515 write32(mmiobase + FDI_RX_CTL(0), 0x00002040);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200516 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100517 write32(mmiobase + FDI_RX_CTL(0), 0x80002050);
518 write32(mmiobase + FDI_TX_CTL(0), 0x00044000);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200519 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100520 write32(mmiobase + FDI_TX_CTL(0), 0x80044000);
521 write32(mmiobase + PIPECONF(0), PIPECONF_ENABLE | PIPECONF_BPP_6 | PIPECONF_DITHER_EN);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200522
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100523 write32(mmiobase + VGACNTRL, 0x0);
524 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200525 mdelay(1);
526
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100527 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200528 | ADPA_PIPE_A_SELECT
529 | ADPA_USE_VGA_HVPOLARITY
530 | ADPA_VSYNC_CNTL_ENABLE
531 | ADPA_HSYNC_CNTL_ENABLE
532 | ADPA_DPMS_ON
533 );
534
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100535 write32(mmiobase + DSPFW3, 0x7f3f00c1);
536 write32(mmiobase + MI_MODE, 0x200 | VS_TIMER_DISPATCH);
537 write32(mmiobase + CACHE_MODE_0, (0x6820 | (1 << 9)) & ~(1 << 5));
538 write32(mmiobase + CACHE_MODE_1, 0x380 & ~(1 << 9));
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200539
540 /* Set up GTT. */
541
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300542 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200543 uma_size = 0;
544 if (!(reg16 & 2)) {
545 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
546 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
547 }
548
Arthur Heymans70a8e342017-03-09 11:30:23 +0100549 for (i = 0; i < (uma_size - 256) / 4; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200550 outl((i << 2) | 1, piobase);
551 outl(pphysbase + (i << 12) + 1, piobase + 4);
552 }
553
554 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100555 write32(mmiobase + DEIIR, 0xffffffff);
556 write32(mmiobase + SDEIIR, 0xffffffff);
557 write32(mmiobase + IIR, 0xffffffff);
558 write32(mmiobase + IMR, 0xffffffff);
559 write32(mmiobase + EIR, 0xffffffff);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200560
561 vga_textmode_init();
562
563 /* Enable screen memory. */
564 vga_sr_write(1, vga_sr_read(1) & ~0x20);
565
566 return 0;
567
568}
569
570/* compare the header of the vga edid header */
571/* if vga is not connected it should have a correct header */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100572static int probe_edid(u8 *mmiobase, u8 slave)
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200573{
Paul Menzel533a3852016-11-27 22:17:44 +0100574 int i;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200575 u8 vga_edid[128];
576 u8 header[8] = {0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00};
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100577 intel_gmbus_read_edid(mmiobase + GMBUS0, slave, 0x50, vga_edid, 128);
578 intel_gmbus_stop(mmiobase + GMBUS0);
Paul Menzel533a3852016-11-27 22:17:44 +0100579 for (i = 0; i < 8; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200580 if (vga_edid[i] != header[i]) {
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200581 printk(BIOS_DEBUG, "No display connected on slave %d\n",
582 slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200583 return 0;
584 }
585 }
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200586 printk(BIOS_SPEW, "Found a display on slave %d\n", slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200587 return 1;
588}
589
Arthur Heymans8e079002017-01-14 22:31:54 +0100590static u32 get_cdclk(struct device *const dev)
591{
592 u16 gcfgc = pci_read_config16(dev, GCFGC);
593
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200594 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Arthur Heymans8e079002017-01-14 22:31:54 +0100595 return 133333333;
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200596
597 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
598 case GC_DISPLAY_CLOCK_333_320_MHZ:
599 return 320000000;
600 default:
601 case GC_DISPLAY_CLOCK_190_200_MHZ:
602 return 200000000;
Arthur Heymans8e079002017-01-14 22:31:54 +0100603 }
604}
605
606static u32 freq_to_blc_pwm_ctl(struct device *const dev, u16 pwm_freq)
607{
608 u32 blc_mod;
609
610 /* Set duty cycle to 100% due to use of legacy backlight control */
611 blc_mod = get_cdclk(dev) / (32 * pwm_freq);
612 return BLM_LEGACY_MODE | ((blc_mod / 2) << 17) | ((blc_mod / 2) << 1);
613}
614
615
616static void panel_setup(u8 *mmiobase, struct device *const dev)
617{
618 const struct northbridge_intel_i945_config *const conf = dev->chip_info;
619
620 u32 reg32;
621
622 /* Set up Panel Power On Delays */
623 reg32 = (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
624 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
625 write32(mmiobase + PP_ON_DELAYS, reg32);
626
627 /* Set up Panel Power Off Delays */
628 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
629 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
630 write32(mmiobase + PP_OFF_DELAYS, reg32);
631
632 /* Set up Panel Power Cycle Delay */
633 reg32 = (get_cdclk(dev) / 20000 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
634 reg32 |= conf->gpu_panel_power_cycle_delay & 0x1f;
635 write32(mmiobase + PP_DIVISOR, reg32);
636
637 /* Backlight init. */
638 if (conf->pwm_freq)
639 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
640 conf->pwm_freq));
641 else
642 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
643 DEFAULT_BLC_PWM));
644}
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200645
Paul Menzelb23833f2018-04-26 19:53:31 +0200646static void gma_ngi(struct device *const dev)
647{
648 /* This should probably run before post VBIOS init. */
649 printk(BIOS_INFO, "Initializing VGA without OPROM.\n");
650 void *mmiobase;
651 u32 iobase, graphics_base;
652 struct northbridge_intel_i945_config *conf = dev->chip_info;
653
654 iobase = dev->resource_list[1].base;
655 mmiobase = (void *)(uintptr_t)dev->resource_list[0].base;
656 graphics_base = dev->resource_list[2].base;
657
658 printk(BIOS_SPEW, "GMADR = 0x%08x GTTADR = 0x%08x\n",
659 pci_read_config32(dev, GMADR), pci_read_config32(dev, GTTADR));
660
661 int err;
662
663 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
664 panel_setup(mmiobase, dev);
665
666 /* probe if VGA is connected and always run */
667 /* VGA init if no LVDS is connected */
668 if (!probe_edid(mmiobase, GMBUS_PORT_PANEL) ||
669 probe_edid(mmiobase, GMBUS_PORT_VGADDC))
670 err = intel_gma_init_vga(conf,
671 pci_read_config32(dev, 0x5c) & ~0xf,
672 iobase, mmiobase, graphics_base);
673 else
674 err = intel_gma_init_lvds(conf,
675 pci_read_config32(dev, 0x5c) & ~0xf,
676 iobase, mmiobase, graphics_base);
677 if (err == 0)
678 gfx_set_init_done(1);
679 /* Linux relies on VBT for panel info. */
680 if (CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM) {
681 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT CALISTOGA");
682 }
683 if (CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC) {
684 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT LAKEPORT-G");
685 }
686}
687
Stefan Reinauer30140a52009-03-11 16:20:39 +0000688static void gma_func0_init(struct device *dev)
689{
690 u32 reg32;
691
Patrick Georgi6444bd42012-07-06 11:31:39 +0200692 /* Unconditionally reset graphics */
693 pci_write_config8(dev, GDRST, 1);
694 udelay(50);
695 pci_write_config8(dev, GDRST, 0);
696 /* wait for device to finish */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100697 while (pci_read_config8(dev, GDRST) & 1)
698 ;
Patrick Georgi6444bd42012-07-06 11:31:39 +0200699
Stefan Reinauer30140a52009-03-11 16:20:39 +0000700 /* IGD needs to be Bus Master */
701 reg32 = pci_read_config32(dev, PCI_COMMAND);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200702 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER
703 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
Denis 'GNUtoo' Cariklied7e29e2013-02-24 12:01:44 +0100704
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200705 int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1;
706
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200707 if (IS_ENABLED(CONFIG_MAINBOARD_DO_NATIVE_VGA_INIT)) {
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200708 if (acpi_is_wakeup_s3()) {
Paul Menzel5e7ad652018-04-14 20:08:54 +0200709 printk(BIOS_INFO,
710 "Skipping native VGA initialization when resuming from ACPI S3.\n");
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200711 } else {
712 if (vga_disable) {
713 printk(BIOS_INFO,
714 "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n");
715 } else {
716 gma_ngi(dev);
717 }
718 }
Arthur Heymansf3f4bea2016-10-20 20:44:54 +0200719 } else {
720 /* PCI Init, will run VBIOS */
721 pci_dev_init(dev);
Arthur Heymans333176e2016-09-07 22:10:57 +0200722 }
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200723
724 intel_gma_restore_opregion();
Stefan Reinauer30140a52009-03-11 16:20:39 +0000725}
726
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200727/* This doesn't reclaim stolen UMA memory, but IGD could still
Martin Roth128c1042016-11-18 09:29:03 -0700728 be re-enabled later. */
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200729static void gma_func0_disable(struct device *dev)
730{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300731 struct device *dev_host = pcidev_on_root(0x0, 0);
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200732
733 pci_write_config16(dev, GCFC, 0xa00);
734 pci_write_config16(dev_host, GGC, (1 << 1));
735
736 unsigned int reg32 = pci_read_config32(dev_host, DEVEN);
737 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
738 pci_write_config32(dev_host, DEVEN, reg32);
739
740 dev->enabled = 0;
741}
742
Stefan Reinauer30140a52009-03-11 16:20:39 +0000743static void gma_func1_init(struct device *dev)
744{
745 u32 reg32;
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100746 u8 val;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000747
Martin Roth128c1042016-11-18 09:29:03 -0700748 /* IGD needs to be Bus Master, also enable IO access */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000749 reg32 = pci_read_config32(dev, PCI_COMMAND);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000750 pci_write_config32(dev, PCI_COMMAND, reg32 |
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200751 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Sven Schnelleb629d142011-06-12 14:30:10 +0200752
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100753 if (get_option(&val, "tft_brightness") == CB_SUCCESS)
754 pci_write_config8(dev, 0xf4, val);
755 else
756 pci_write_config8(dev, 0xf4, 0xff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000757}
758
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100759static void gma_set_subsystem(struct device *dev, unsigned int vendor,
Arthur Heymans70a8e342017-03-09 11:30:23 +0100760 unsigned int device)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000761{
762 if (!vendor || !device) {
763 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
764 pci_read_config32(dev, PCI_VENDOR_ID));
765 } else {
766 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
767 ((device & 0xffff) << 16) | (vendor & 0xffff));
768 }
769}
770
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100771const struct i915_gpu_controller_info *
772intel_gma_get_controller_info(void)
773{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300774 struct device *dev = pcidev_on_root(0x2, 0);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100775 if (!dev)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100776 return NULL;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100777 struct northbridge_intel_i945_config *chip = dev->chip_info;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100778 if (!chip)
Patrick Georgi54e227e2015-08-08 22:02:12 +0200779 return NULL;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100780 return &chip->gfx;
781}
782
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100783static void gma_ssdt(struct device *device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100784{
785 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
Arthur Heymans70a8e342017-03-09 11:30:23 +0100786 if (!gfx)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100787 return;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100788
789 drivers_intel_gma_displays_ssdt_generate(gfx);
790}
791
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100792static void gma_func0_read_resources(struct device *dev)
Arthur Heymansc057a0612016-10-22 14:16:48 +0200793{
794 u8 reg8;
795
796 /* Set Untrusted Aperture Size to 256mb */
797 reg8 = pci_read_config8(dev, MSAC);
798 reg8 &= ~0x3;
799 reg8 |= 0x2;
800 pci_write_config8(dev, MSAC, reg8);
801
802 pci_dev_read_resources(dev);
803}
804
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200805static unsigned long
806gma_write_acpi_tables(struct device *const dev,
807 unsigned long current,
808 struct acpi_rsdp *const rsdp)
809{
810 igd_opregion_t *opregion = (igd_opregion_t *)current;
811 global_nvs_t *gnvs;
812
813 if (intel_gma_init_igd_opregion(opregion) != CB_SUCCESS)
814 return current;
815
816 current += sizeof(igd_opregion_t);
817
818 /* GNVS has been already set up */
819 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
820 if (gnvs) {
821 /* IGD OpRegion Base Address */
822 gma_set_gnvs_aslb(gnvs, (uintptr_t)opregion);
823 } else {
824 printk(BIOS_ERR, "Error: GNVS table not found.\n");
825 }
826
827 current = acpi_align_current(current);
828 return current;
829}
830
831static const char *gma_acpi_name(const struct device *dev)
832{
833 return "GFX0";
834}
835
Stefan Reinauer30140a52009-03-11 16:20:39 +0000836static struct pci_operations gma_pci_ops = {
837 .set_subsystem = gma_set_subsystem,
838};
839
840static struct device_operations gma_func0_ops = {
Arthur Heymansc057a0612016-10-22 14:16:48 +0200841 .read_resources = gma_func0_read_resources,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000842 .set_resources = pci_dev_set_resources,
843 .enable_resources = pci_dev_enable_resources,
844 .init = gma_func0_init,
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100845 .acpi_fill_ssdt_generator = gma_ssdt,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000846 .scan_bus = 0,
847 .enable = 0,
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200848 .disable = gma_func0_disable,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000849 .ops_pci = &gma_pci_ops,
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200850 .acpi_name = gma_acpi_name,
851 .write_acpi_tables = gma_write_acpi_tables,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000852};
853
854
855static struct device_operations gma_func1_ops = {
856 .read_resources = pci_dev_read_resources,
857 .set_resources = pci_dev_set_resources,
858 .enable_resources = pci_dev_enable_resources,
859 .init = gma_func1_init,
860 .scan_bus = 0,
861 .enable = 0,
862 .ops_pci = &gma_pci_ops,
863};
864
Elyes HAOUASa2993452016-10-28 10:56:59 +0200865static const unsigned short i945_gma_func0_ids[] = {
866 0x2772, /* 82945G/GZ Integrated Graphics Controller */
867 0x27a2, /* Mobile 945GM/GMS Express Integrated Graphics Controller*/
868 0x27ae, /* Mobile 945GSE Express Integrated Graphics Controller */
869 0
870};
871
872static const unsigned short i945_gma_func1_ids[] = {
873 0x27a6, /* Mobile 945GM/GMS/GME Express Integrated Graphics Controller */
874 0
875};
Vladimir Serbinenko10dd0e32014-11-17 00:07:12 +0100876
Stefan Reinauer30140a52009-03-11 16:20:39 +0000877static const struct pci_driver i945_gma_func0_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200878 .ops = &gma_func0_ops,
879 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200880 .devices = i945_gma_func0_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000881};
882
883static const struct pci_driver i945_gma_func1_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200884 .ops = &gma_func1_ops,
885 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200886 .devices = i945_gma_func1_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000887};