blob: 181aee56e7a63792b594a7c748a7e40f44afa9df [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer30140a52009-03-11 16:20:39 +00002
3#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +02004#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Patrick Georgi6444bd42012-07-06 11:31:39 +02006#include <delay.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <arch/io.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +00008#include <device/device.h>
9#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000011#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020012#include <option.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020013#include <edid.h>
14#include <drivers/intel/gma/edid.h>
15#include <drivers/intel/gma/i915.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020016#include <drivers/intel/gma/opregion.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020017#include <string.h>
Vladimir Serbinenko0092c992014-08-21 01:06:53 +020018#include <pc80/vga.h>
19#include <pc80/vga_io.h>
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020020#include <commonlib/helpers.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020021#include <types.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020022
Patrick Georgice6e9fe2012-07-20 12:37:06 +020023#include "i945.h"
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020024#include "chip.h"
Stefan Reinauer30140a52009-03-11 16:20:39 +000025
Patrick Georgi6444bd42012-07-06 11:31:39 +020026#define GDRST 0xc0
Arthur Heymansc057a0612016-10-22 14:16:48 +020027#define MSAC 0x62 /* Multi Size Aperture Control */
Patrick Georgi6444bd42012-07-06 11:31:39 +020028
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020029#define LVDS_CLOCK_A_POWERUP_ALL (3 << 8)
30#define LVDS_CLOCK_B_POWERUP_ALL (3 << 4)
31#define LVDS_CLOCK_BOTH_POWERUP_ALL (3 << 2)
Elyes HAOUAS8868fc62017-06-28 20:41:53 +020032
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020033#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
34
Elyes HAOUAS692e7df2017-06-28 20:44:41 +020035#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020036
37#define PGETBL_CTL 0x2020
38#define PGETBL_ENABLED 0x00000001
39
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020040#define BASE_FREQUENCY 100000
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020041
Arthur Heymans8e079002017-01-14 22:31:54 +010042#define DEFAULT_BLC_PWM 180
43
Arthur Heymans85cfddb2017-02-06 13:47:21 +010044static int gtt_setup(u8 *mmiobase)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020045{
46 unsigned long PGETBL_save;
Paul Menzelcc95f182014-06-05 22:45:35 +020047 unsigned long tom; // top of memory
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020048
Paul Menzelcc95f182014-06-05 22:45:35 +020049 /*
50 * The Video BIOS places the GTT right below top of memory.
Denis 'GNUtoo' Carikli16110e72014-10-14 07:33:53 +020051 */
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030052 tom = pci_read_config8(pcidev_on_root(0, 0), TOLUD) << 24;
Paul Menzelcc95f182014-06-05 22:45:35 +020053 PGETBL_save = tom - 256 * KiB;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020054 PGETBL_save |= PGETBL_ENABLED;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020055 PGETBL_save |= 2; /* set GTT to 256kb */
56
57 write32(mmiobase + GFX_FLSH_CNTL, 0);
58
59 write32(mmiobase + PGETBL_CTL, PGETBL_save);
60
61 /* verify */
62 if (read32(mmiobase + PGETBL_CTL) & PGETBL_ENABLED) {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010063 printk(BIOS_DEBUG, "%s is enabled.\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020064 } else {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010065 printk(BIOS_DEBUG, "%s failed!!!\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020066 return 1;
67 }
68 write32(mmiobase + GFX_FLSH_CNTL, 0);
69
70 return 0;
71}
72
Arthur Heymansb59bcb22016-09-05 22:46:11 +020073static int intel_gma_init_lvds(struct northbridge_intel_i945_config *conf,
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020074 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +010075 u8 *mmiobase, unsigned int pgfx)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020076{
77 struct edid edid;
Mono2e4f83b2015-09-07 21:15:26 +020078 struct edid_mode *mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020079 u8 edid_data[128];
80 unsigned long temp;
81 int hpolarity, vpolarity;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020082 u32 smallest_err = 0xffffffff;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020083 u32 target_frequency;
84 u32 pixel_p1 = 1;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020085 u32 pixel_p2;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020086 u32 pixel_n = 1;
87 u32 pixel_m1 = 1;
88 u32 pixel_m2 = 1;
89 u32 hactive, vactive, right_border, bottom_border;
90 u32 vsync, hsync, vblank, hblank, hfront_porch, vfront_porch;
91 u32 i, j;
92 u32 uma_size;
93 u16 reg16;
94
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020095 printk(BIOS_SPEW,
Francis Rowe71512b22015-03-16 05:31:40 +000096 "i915lightup: graphics %p mmio %p addrport %04x physbase %08x\n",
Arthur Heymans85cfddb2017-02-06 13:47:21 +010097 (void *)pgfx, mmiobase, piobase, pphysbase);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020098
Arthur Heymans8da22862017-08-06 15:56:30 +020099 intel_gmbus_read_edid(mmiobase + GMBUS0, GMBUS_PORT_PANEL, 0x50,
100 edid_data, sizeof(edid_data));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200101 decode_edid(edid_data, sizeof(edid_data), &edid);
Mono2e4f83b2015-09-07 21:15:26 +0200102 mode = &edid.mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200103
Mono2e4f83b2015-09-07 21:15:26 +0200104 hpolarity = (mode->phsync == '-');
105 vpolarity = (mode->pvsync == '-');
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200106 hactive = edid.x_resolution;
107 vactive = edid.y_resolution;
Mono2e4f83b2015-09-07 21:15:26 +0200108 right_border = mode->hborder;
109 bottom_border = mode->vborder;
110 vblank = mode->vbl;
111 hblank = mode->hbl;
112 vsync = mode->vspw;
113 hsync = mode->hspw;
114 hfront_porch = mode->hso;
115 vfront_porch = mode->vso;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200116
117 for (i = 0; i < 2; i++)
118 for (j = 0; j < 0x100; j++)
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200119 /* R = j, G = j, B = j. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100120 write32(mmiobase + PALETTE(i) + 4 * j, 0x10101 * j);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200121
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100122 write32(mmiobase + PCH_PP_CONTROL, PANEL_UNLOCK_REGS
123 | (read32(mmiobase + PCH_PP_CONTROL) & ~PANEL_UNLOCK_MASK));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200124
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100125 write32(mmiobase + MI_ARB_STATE, MI_ARB_C3_LP_WRITE_ENABLE | (1 << 27));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200126 /* Clean registers. */
127 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100128 write32(mmiobase + RENDER_RING_BASE + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200129 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100130 write32(mmiobase + FENCE_REG_965_0 + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200131
132 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100133 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200134
135 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100136 write32(mmiobase + PIPECONF(0), 0);
137 write32(mmiobase + PIPECONF(1), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200138
139 /* Init PRB0. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100140 write32(mmiobase + HWS_PGA, 0x352d2000);
141 write32(mmiobase + PRB0_CTL, 0);
142 write32(mmiobase + PRB0_HEAD, 0);
143 write32(mmiobase + PRB0_TAIL, 0);
144 write32(mmiobase + PRB0_START, 0);
145 write32(mmiobase + PRB0_CTL, 0x0001f001);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200146
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100147 write32(mmiobase + D_STATE, DSTATE_PLL_D3_OFF
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200148 | DSTATE_GFX_CLOCK_GATING | DSTATE_DOT_CLOCK_GATING);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100149 write32(mmiobase + ECOSKPD, 0x00010000);
150 write32(mmiobase + HWSTAM, 0xeffe);
151 write32(mmiobase + PORT_HOTPLUG_EN, conf->gpu_hotplug);
152 write32(mmiobase + INSTPM, 0x08000000 | INSTPM_AGPBUSY_DIS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200153
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200154 /* p2 divisor must 7 for dual channel LVDS */
155 /* and 14 for single channel LVDS */
156 pixel_p2 = mode->lvds_dual_channel ? 7 : 14;
157 target_frequency = mode->pixel_clock;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200158
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200159 /* Find suitable divisors, m1, m2, p1, n. */
160 /* refclock * (5 * (m1 + 2) + (m1 + 2)) / (n + 2) / p1 / p2 */
161 /* should be closest to target frequency as possible */
162 u32 candn, candm1, candm2, candp1;
163 for (candm1 = 8; candm1 <= 18; candm1++) {
164 for (candm2 = 3; candm2 <= 7; candm2++) {
165 for (candn = 1; candn <= 6; candn++) {
166 for (candp1 = 1; candp1 <= 8; candp1++) {
167 u32 m = 5 * (candm1 + 2) + (candm2 + 2);
168 u32 p = candp1 * pixel_p2;
169 u32 vco = DIV_ROUND_CLOSEST(BASE_FREQUENCY * m, candn + 2);
170 u32 dot = DIV_ROUND_CLOSEST(vco, p);
Arthur Heymans75f91312016-10-12 01:04:28 +0200171 u32 this_err = MAX(dot, target_frequency) -
172 MIN(dot, target_frequency);
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200173 if ((m < 70) || (m > 120))
174 continue;
175 if (this_err < smallest_err) {
176 smallest_err = this_err;
177 pixel_n = candn;
178 pixel_m1 = candm1;
179 pixel_m2 = candm2;
180 pixel_p1 = candp1;
181 }
182 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200183 }
184 }
185 }
186
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200187 if (smallest_err == 0xffffffff) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100188 printk(BIOS_ERR, "Couldn't find GFX clock divisors\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200189 return -1;
190 }
191
192 printk(BIOS_INFO, "bringing up panel at resolution %d x %d\n",
193 hactive, vactive);
194 printk(BIOS_DEBUG, "Borders %d x %d\n", right_border, bottom_border);
195 printk(BIOS_DEBUG, "Blank %d x %d\n", hblank, vblank);
196 printk(BIOS_DEBUG, "Sync %d x %d\n", hsync, vsync);
197 printk(BIOS_DEBUG, "Front porch %d x %d\n", hfront_porch, vfront_porch);
198 printk(BIOS_DEBUG, (conf->gpu_lvds_use_spread_spectrum_clock
199 ? "Spread spectrum clock\n"
200 : "DREF clock\n"));
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200201 printk(BIOS_DEBUG, (mode->lvds_dual_channel
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200202 ? "Dual channel\n"
203 : "Single channel\n"));
204 printk(BIOS_DEBUG, "Polarities %d, %d\n",
205 hpolarity, vpolarity);
206 printk(BIOS_DEBUG, "Pixel N=%d, M1=%d, M2=%d, P1=%d\n",
207 pixel_n, pixel_m1, pixel_m2, pixel_p1);
208 printk(BIOS_DEBUG, "Pixel clock %d kHz\n",
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200209 BASE_FREQUENCY * (5 * (pixel_m1 + 2) + (pixel_m2 + 2)) /
210 (pixel_n + 2) / (pixel_p1 * pixel_p2));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200211
Julius Wernercd49cce2019-03-05 16:53:33 -0800212 printk(BIOS_INFO, "VGA mode: %s\n", CONFIG(LINEAR_FRAMEBUFFER) ?
Paul Menzelbcf9a0a2018-02-18 10:05:53 +0100213 "Linear framebuffer" : "text");
Julius Wernercd49cce2019-03-05 16:53:33 -0800214 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200215 /* Disable panel fitter (we're in native resolution). */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100216 write32(mmiobase + PF_CTL(0), 0);
217 write32(mmiobase + PF_WIN_SZ(0), 0);
218 write32(mmiobase + PF_WIN_POS(0), 0);
219 write32(mmiobase + PFIT_PGM_RATIOS, 0);
220 write32(mmiobase + PFIT_CONTROL, 0);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200221 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100222 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
223 write32(mmiobase + PF_WIN_POS(0), 0);
224 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
225 write32(mmiobase + PFIT_CONTROL, PFIT_ENABLE
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200226 | (1 << PFIT_PIPE_SHIFT) | HORIZ_AUTO_SCALE
227 | VERT_AUTO_SCALE);
228 }
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200229
230 mdelay(1);
231
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100232 write32(mmiobase + DSPCNTR(0), DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200233 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
234
235 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100236 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
237 | (read32(mmiobase + PP_CONTROL) & ~PANEL_UNLOCK_MASK));
238 write32(mmiobase + FP0(1),
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200239 (pixel_n << 16)
240 | (pixel_m1 << 8) | pixel_m2);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100241 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200242 DPLL_VGA_MODE_DIS |
243 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200244 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200245 : DPLLB_LVDS_P2_CLOCK_DIV_14)
246 | (conf->gpu_lvds_use_spread_spectrum_clock
247 ? DPLL_INTEGRATED_CLOCK_VLV | DPLL_INTEGRATED_CRI_CLK_VLV
248 : 0)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200249 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200250 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100251 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200252 DPLL_VGA_MODE_DIS |
253 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200254 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200255 : DPLLB_LVDS_P2_CLOCK_DIV_14)
256 | ((conf->gpu_lvds_use_spread_spectrum_clock ? 3 : 0) << 13)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200257 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200258 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100259 write32(mmiobase + HTOTAL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200260 ((hactive + right_border + hblank - 1) << 16)
261 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100262 write32(mmiobase + HBLANK(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200263 ((hactive + right_border + hblank - 1) << 16)
264 | (hactive + right_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100265 write32(mmiobase + HSYNC(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200266 ((hactive + right_border + hfront_porch + hsync - 1) << 16)
267 | (hactive + right_border + hfront_porch - 1));
268
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100269 write32(mmiobase + VTOTAL(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200270 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100271 write32(mmiobase + VBLANK(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200272 | (vactive + bottom_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100273 write32(mmiobase + VSYNC(1),
Arthur Heymansc8c73a62016-10-13 14:12:45 +0200274 ((vactive + bottom_border + vfront_porch + vsync - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200275 | (vactive + bottom_border + vfront_porch - 1));
276
Julius Wernercd49cce2019-03-05 16:53:33 -0800277 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100278 write32(mmiobase + PIPESRC(1), ((hactive - 1) << 16)
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200279 | (vactive - 1));
280 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100281 write32(mmiobase + PIPESRC(1), (639 << 16) | 399);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200282 }
283
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200284 mdelay(1);
285
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100286 write32(mmiobase + DSPSIZE(0), (hactive - 1) | ((vactive - 1) << 16));
287 write32(mmiobase + DSPPOS(0), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200288
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200289 edid.bytes_per_line = (edid.bytes_per_line + 63) & ~63;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100290 write32(mmiobase + DSPADDR(0), 0);
291 write32(mmiobase + DSPSURF(0), 0);
292 write32(mmiobase + DSPSTRIDE(0), edid.bytes_per_line);
293 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200294 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
295 mdelay(1);
296
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100297 write32(mmiobase + PIPECONF(1), PIPECONF_ENABLE);
298 write32(mmiobase + LVDS, LVDS_ON
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200299 | (hpolarity << 20) | (vpolarity << 21)
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200300 | (mode->lvds_dual_channel ? LVDS_CLOCK_B_POWERUP_ALL
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200301 | LVDS_CLOCK_BOTH_POWERUP_ALL : 0)
302 | LVDS_CLOCK_A_POWERUP_ALL
303 | LVDS_PIPE(1));
304
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100305 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
306 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200307 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100308 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200309 | PANEL_POWER_ON | PANEL_POWER_RESET);
310
Arthur Heymans70a8e342017-03-09 11:30:23 +0100311 printk(BIOS_DEBUG, "waiting for panel powerup\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200312 while (1) {
313 u32 reg32;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100314 reg32 = read32(mmiobase + PP_STATUS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200315 if ((reg32 & PP_SEQUENCE_MASK) == PP_SEQUENCE_NONE)
316 break;
317 }
Arthur Heymans70a8e342017-03-09 11:30:23 +0100318 printk(BIOS_DEBUG, "panel powered up\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200319
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100320 write32(mmiobase + PP_CONTROL, PANEL_POWER_ON | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200321
322 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100323 write32(mmiobase + DEIIR, 0xffffffff);
324 write32(mmiobase + SDEIIR, 0xffffffff);
325 write32(mmiobase + IIR, 0xffffffff);
326 write32(mmiobase + IMR, 0xffffffff);
327 write32(mmiobase + EIR, 0xffffffff);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200328
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100329 if (gtt_setup(mmiobase)) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200330 printk(BIOS_ERR, "ERROR: GTT Setup Failed!!!\n");
331 return 0;
332 }
333
334 /* Setup GTT. */
335
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300336 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200337 uma_size = 0;
338 if (!(reg16 & 2)) {
Arthur Heymans874a8f92016-05-19 16:06:09 +0200339 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200340 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
341 }
342
Arthur Heymans70a8e342017-03-09 11:30:23 +0100343 for (i = 0; i < (uma_size - 256) / 4; i++) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200344 outl((i << 2) | 1, piobase);
345 outl(pphysbase + (i << 12) + 1, piobase + 4);
346 }
347
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100348 temp = read32(mmiobase + PGETBL_CTL);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200349 printk(BIOS_INFO, "GTT PGETBL_CTL register: 0x%lx\n", temp);
350
351 if (temp & 1)
352 printk(BIOS_INFO, "GTT Enabled\n");
353 else
354 printk(BIOS_ERR, "ERROR: GTT is still Disabled!!!\n");
355
Julius Wernercd49cce2019-03-05 16:53:33 -0800356 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200357 printk(BIOS_SPEW, "memset %p to 0x00 for %d bytes\n",
358 (void *)pgfx, hactive * vactive * 4);
359 memset((void *)pgfx, 0x00, hactive * vactive * 4);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200360
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200361 set_vbe_mode_info_valid(&edid, pgfx);
362 } else {
363 vga_misc_write(0x67);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200364
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100365 write32(mmiobase + DSPCNTR(0), DISPPLANE_SEL_PIPE_B);
366 write32(mmiobase + VGACNTRL, 0x02c4008e
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200367 | VGA_PIPE_B_SELECT);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200368
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200369 vga_textmode_init();
370 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200371 return 0;
372}
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200373
374static int intel_gma_init_vga(struct northbridge_intel_i945_config *conf,
375 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100376 u8 *mmiobase, unsigned int pgfx)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200377{
378 int i;
379 u32 hactive, vactive;
380 u16 reg16;
381 u32 uma_size;
382
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100383 printk(BIOS_SPEW, "mmiobase %x addrport %x physbase %x\n",
384 (u32)mmiobase, piobase, pphysbase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200385
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100386 gtt_setup(mmiobase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200387
388 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100389 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200390
391 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100392 write32(mmiobase + PIPECONF(0), 0);
393 write32(mmiobase + PIPECONF(1), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200394
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100395 write32(mmiobase + INSTPM, 0x800);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200396
397 vga_gr_write(0x18, 0);
398
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100399 write32(mmiobase + VGA0, 0x200074);
400 write32(mmiobase + VGA1, 0x200074);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200401
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100402 write32(mmiobase + DSPFW3, 0x7f3f00c1 & ~PINEVIEW_SELF_REFRESH_EN);
403 write32(mmiobase + DSPCLK_GATE_D, 0);
404 write32(mmiobase + FW_BLC, 0x03060106);
405 write32(mmiobase + FW_BLC2, 0x00000306);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200406
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100407 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200408 | ADPA_PIPE_A_SELECT
409 | ADPA_USE_VGA_HVPOLARITY
410 | ADPA_VSYNC_CNTL_ENABLE
411 | ADPA_HSYNC_CNTL_ENABLE
412 | ADPA_DPMS_ON
413 );
414
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100415 write32(mmiobase + 0x7041c, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200416
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100417 write32(mmiobase + DPLL_MD(0), 0x3);
418 write32(mmiobase + DPLL_MD(1), 0x3);
419 write32(mmiobase + DSPCNTR(1), 0x1000000);
420 write32(mmiobase + PIPESRC(1), 0x027f01df);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200421
422 vga_misc_write(0x67);
423 const u8 cr[] = { 0x5f, 0x4f, 0x50, 0x82, 0x55, 0x81, 0xbf, 0x1f,
424 0x00, 0x4f, 0x0d, 0x0e, 0x00, 0x00, 0x00, 0x00,
425 0x9c, 0x8e, 0x8f, 0x28, 0x1f, 0x96, 0xb9, 0xa3,
426 0xff
427 };
428 vga_cr_write(0x11, 0);
429
430 for (i = 0; i <= 0x18; i++)
431 vga_cr_write(i, cr[i]);
432
433 // Disable screen memory to prevent garbage from appearing.
434 vga_sr_write(1, vga_sr_read(1) | 0x20);
435 hactive = 640;
436 vactive = 400;
437
438 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100439 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200440 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
441 | DPLL_VGA_MODE_DIS
442 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
443 | 0x400601
444 );
445 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100446 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200447 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
448 | DPLL_VGA_MODE_DIS
449 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
450 | 0x400601
451 );
452
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100453 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200454 | ADPA_PIPE_A_SELECT
455 | ADPA_USE_VGA_HVPOLARITY
456 | ADPA_VSYNC_CNTL_ENABLE
457 | ADPA_HSYNC_CNTL_ENABLE
458 | ADPA_DPMS_ON
459 );
460
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100461 write32(mmiobase + HTOTAL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200462 ((hactive - 1) << 16)
463 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100464 write32(mmiobase + HBLANK(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200465 ((hactive - 1) << 16)
466 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100467 write32(mmiobase + HSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200468 ((hactive - 1) << 16)
469 | (hactive - 1));
470
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100471 write32(mmiobase + VTOTAL(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200472 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100473 write32(mmiobase + VBLANK(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200474 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100475 write32(mmiobase + VSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200476 ((vactive - 1) << 16)
477 | (vactive - 1));
478
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100479 write32(mmiobase + PF_WIN_POS(0), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200480
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100481 write32(mmiobase + PIPESRC(0), (639 << 16) | 399);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100482 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100483 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
484 write32(mmiobase + PFIT_CONTROL, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200485
486 mdelay(1);
487
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100488 write32(mmiobase + FDI_RX_CTL(0), 0x00002040);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200489 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100490 write32(mmiobase + FDI_RX_CTL(0), 0x80002050);
491 write32(mmiobase + FDI_TX_CTL(0), 0x00044000);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200492 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100493 write32(mmiobase + FDI_TX_CTL(0), 0x80044000);
494 write32(mmiobase + PIPECONF(0), PIPECONF_ENABLE | PIPECONF_BPP_6 | PIPECONF_DITHER_EN);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200495
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100496 write32(mmiobase + VGACNTRL, 0x0);
497 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200498 mdelay(1);
499
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100500 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200501 | ADPA_PIPE_A_SELECT
502 | ADPA_USE_VGA_HVPOLARITY
503 | ADPA_VSYNC_CNTL_ENABLE
504 | ADPA_HSYNC_CNTL_ENABLE
505 | ADPA_DPMS_ON
506 );
507
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100508 write32(mmiobase + DSPFW3, 0x7f3f00c1);
509 write32(mmiobase + MI_MODE, 0x200 | VS_TIMER_DISPATCH);
510 write32(mmiobase + CACHE_MODE_0, (0x6820 | (1 << 9)) & ~(1 << 5));
511 write32(mmiobase + CACHE_MODE_1, 0x380 & ~(1 << 9));
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200512
513 /* Set up GTT. */
514
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300515 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200516 uma_size = 0;
517 if (!(reg16 & 2)) {
518 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
519 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
520 }
521
Arthur Heymans70a8e342017-03-09 11:30:23 +0100522 for (i = 0; i < (uma_size - 256) / 4; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200523 outl((i << 2) | 1, piobase);
524 outl(pphysbase + (i << 12) + 1, piobase + 4);
525 }
526
527 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100528 write32(mmiobase + DEIIR, 0xffffffff);
529 write32(mmiobase + SDEIIR, 0xffffffff);
530 write32(mmiobase + IIR, 0xffffffff);
531 write32(mmiobase + IMR, 0xffffffff);
532 write32(mmiobase + EIR, 0xffffffff);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200533
534 vga_textmode_init();
535
536 /* Enable screen memory. */
537 vga_sr_write(1, vga_sr_read(1) & ~0x20);
538
539 return 0;
540
541}
542
543/* compare the header of the vga edid header */
544/* if vga is not connected it should have a correct header */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100545static int probe_edid(u8 *mmiobase, u8 slave)
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200546{
Paul Menzel533a3852016-11-27 22:17:44 +0100547 int i;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200548 u8 vga_edid[128];
549 u8 header[8] = {0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00};
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100550 intel_gmbus_read_edid(mmiobase + GMBUS0, slave, 0x50, vga_edid, 128);
551 intel_gmbus_stop(mmiobase + GMBUS0);
Paul Menzel533a3852016-11-27 22:17:44 +0100552 for (i = 0; i < 8; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200553 if (vga_edid[i] != header[i]) {
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200554 printk(BIOS_DEBUG, "No display connected on slave %d\n",
555 slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200556 return 0;
557 }
558 }
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200559 printk(BIOS_SPEW, "Found a display on slave %d\n", slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200560 return 1;
561}
562
Arthur Heymans8e079002017-01-14 22:31:54 +0100563static u32 get_cdclk(struct device *const dev)
564{
565 u16 gcfgc = pci_read_config16(dev, GCFGC);
566
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200567 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Arthur Heymans8e079002017-01-14 22:31:54 +0100568 return 133333333;
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200569
570 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
571 case GC_DISPLAY_CLOCK_333_320_MHZ:
572 return 320000000;
573 default:
574 case GC_DISPLAY_CLOCK_190_200_MHZ:
575 return 200000000;
Arthur Heymans8e079002017-01-14 22:31:54 +0100576 }
577}
578
579static u32 freq_to_blc_pwm_ctl(struct device *const dev, u16 pwm_freq)
580{
581 u32 blc_mod;
582
583 /* Set duty cycle to 100% due to use of legacy backlight control */
584 blc_mod = get_cdclk(dev) / (32 * pwm_freq);
585 return BLM_LEGACY_MODE | ((blc_mod / 2) << 17) | ((blc_mod / 2) << 1);
586}
587
588
589static void panel_setup(u8 *mmiobase, struct device *const dev)
590{
591 const struct northbridge_intel_i945_config *const conf = dev->chip_info;
592
593 u32 reg32;
594
595 /* Set up Panel Power On Delays */
596 reg32 = (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
597 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
598 write32(mmiobase + PP_ON_DELAYS, reg32);
599
600 /* Set up Panel Power Off Delays */
601 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
602 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
603 write32(mmiobase + PP_OFF_DELAYS, reg32);
604
605 /* Set up Panel Power Cycle Delay */
606 reg32 = (get_cdclk(dev) / 20000 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
607 reg32 |= conf->gpu_panel_power_cycle_delay & 0x1f;
608 write32(mmiobase + PP_DIVISOR, reg32);
609
610 /* Backlight init. */
611 if (conf->pwm_freq)
612 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
613 conf->pwm_freq));
614 else
615 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
616 DEFAULT_BLC_PWM));
617}
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200618
Paul Menzelb23833f2018-04-26 19:53:31 +0200619static void gma_ngi(struct device *const dev)
620{
621 /* This should probably run before post VBIOS init. */
622 printk(BIOS_INFO, "Initializing VGA without OPROM.\n");
623 void *mmiobase;
624 u32 iobase, graphics_base;
625 struct northbridge_intel_i945_config *conf = dev->chip_info;
626
627 iobase = dev->resource_list[1].base;
628 mmiobase = (void *)(uintptr_t)dev->resource_list[0].base;
629 graphics_base = dev->resource_list[2].base;
630
631 printk(BIOS_SPEW, "GMADR = 0x%08x GTTADR = 0x%08x\n",
632 pci_read_config32(dev, GMADR), pci_read_config32(dev, GTTADR));
633
634 int err;
635
Julius Wernercd49cce2019-03-05 16:53:33 -0800636 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Paul Menzelb23833f2018-04-26 19:53:31 +0200637 panel_setup(mmiobase, dev);
638
639 /* probe if VGA is connected and always run */
640 /* VGA init if no LVDS is connected */
641 if (!probe_edid(mmiobase, GMBUS_PORT_PANEL) ||
642 probe_edid(mmiobase, GMBUS_PORT_VGADDC))
643 err = intel_gma_init_vga(conf,
644 pci_read_config32(dev, 0x5c) & ~0xf,
645 iobase, mmiobase, graphics_base);
646 else
647 err = intel_gma_init_lvds(conf,
648 pci_read_config32(dev, 0x5c) & ~0xf,
649 iobase, mmiobase, graphics_base);
650 if (err == 0)
651 gfx_set_init_done(1);
652 /* Linux relies on VBT for panel info. */
Julius Werner5d1f9a02019-03-07 17:07:26 -0800653 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200654 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT CALISTOGA");
655 }
Julius Werner5d1f9a02019-03-07 17:07:26 -0800656 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200657 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT LAKEPORT-G");
658 }
659}
660
Stefan Reinauer30140a52009-03-11 16:20:39 +0000661static void gma_func0_init(struct device *dev)
662{
663 u32 reg32;
664
Nico Huberf2a0be22020-04-26 17:01:25 +0200665 intel_gma_init_igd_opregion();
666
Patrick Georgi6444bd42012-07-06 11:31:39 +0200667 /* Unconditionally reset graphics */
668 pci_write_config8(dev, GDRST, 1);
669 udelay(50);
670 pci_write_config8(dev, GDRST, 0);
671 /* wait for device to finish */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100672 while (pci_read_config8(dev, GDRST) & 1)
673 ;
Patrick Georgi6444bd42012-07-06 11:31:39 +0200674
Stefan Reinauer30140a52009-03-11 16:20:39 +0000675 /* IGD needs to be Bus Master */
676 reg32 = pci_read_config32(dev, PCI_COMMAND);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200677 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER
678 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
Denis 'GNUtoo' Cariklied7e29e2013-02-24 12:01:44 +0100679
Julius Wernercd49cce2019-03-05 16:53:33 -0800680 if (CONFIG(MAINBOARD_DO_NATIVE_VGA_INIT)) {
Elyes HAOUAS8881d572019-07-14 09:16:58 +0200681 int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1;
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200682 if (acpi_is_wakeup_s3()) {
Paul Menzel5e7ad652018-04-14 20:08:54 +0200683 printk(BIOS_INFO,
684 "Skipping native VGA initialization when resuming from ACPI S3.\n");
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200685 } else {
686 if (vga_disable) {
687 printk(BIOS_INFO,
688 "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n");
689 } else {
690 gma_ngi(dev);
691 }
692 }
Arthur Heymansf3f4bea2016-10-20 20:44:54 +0200693 } else {
694 /* PCI Init, will run VBIOS */
695 pci_dev_init(dev);
Arthur Heymans333176e2016-09-07 22:10:57 +0200696 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000697}
698
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200699/* This doesn't reclaim stolen UMA memory, but IGD could still
Martin Roth128c1042016-11-18 09:29:03 -0700700 be re-enabled later. */
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200701static void gma_func0_disable(struct device *dev)
702{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300703 struct device *dev_host = pcidev_on_root(0x0, 0);
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200704
705 pci_write_config16(dev, GCFC, 0xa00);
706 pci_write_config16(dev_host, GGC, (1 << 1));
707
708 unsigned int reg32 = pci_read_config32(dev_host, DEVEN);
709 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
710 pci_write_config32(dev_host, DEVEN, reg32);
711
712 dev->enabled = 0;
713}
714
Stefan Reinauer30140a52009-03-11 16:20:39 +0000715static void gma_func1_init(struct device *dev)
716{
717 u32 reg32;
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100718 u8 val;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000719
Martin Roth128c1042016-11-18 09:29:03 -0700720 /* IGD needs to be Bus Master, also enable IO access */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000721 reg32 = pci_read_config32(dev, PCI_COMMAND);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000722 pci_write_config32(dev, PCI_COMMAND, reg32 |
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200723 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Sven Schnelleb629d142011-06-12 14:30:10 +0200724
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100725 if (get_option(&val, "tft_brightness") == CB_SUCCESS)
726 pci_write_config8(dev, 0xf4, val);
727 else
728 pci_write_config8(dev, 0xf4, 0xff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000729}
730
Furquan Shaikh7536a392020-04-24 21:59:21 -0700731static void gma_generate_ssdt(const struct device *device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100732{
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500733 const struct northbridge_intel_i945_config *chip = device->chip_info;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100734
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500735 drivers_intel_gma_displays_ssdt_generate(&chip->gfx);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100736}
737
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100738static void gma_func0_read_resources(struct device *dev)
Arthur Heymansc057a0612016-10-22 14:16:48 +0200739{
740 u8 reg8;
741
742 /* Set Untrusted Aperture Size to 256mb */
743 reg8 = pci_read_config8(dev, MSAC);
744 reg8 &= ~0x3;
745 reg8 |= 0x2;
746 pci_write_config8(dev, MSAC, reg8);
747
748 pci_dev_read_resources(dev);
749}
750
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200751static const char *gma_acpi_name(const struct device *dev)
752{
753 return "GFX0";
754}
755
Stefan Reinauer30140a52009-03-11 16:20:39 +0000756static struct pci_operations gma_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530757 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000758};
759
760static struct device_operations gma_func0_ops = {
Arthur Heymansc057a0612016-10-22 14:16:48 +0200761 .read_resources = gma_func0_read_resources,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000762 .set_resources = pci_dev_set_resources,
763 .enable_resources = pci_dev_enable_resources,
764 .init = gma_func0_init,
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500765 .acpi_fill_ssdt = gma_generate_ssdt,
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200766 .disable = gma_func0_disable,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000767 .ops_pci = &gma_pci_ops,
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200768 .acpi_name = gma_acpi_name,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000769};
770
771
772static struct device_operations gma_func1_ops = {
773 .read_resources = pci_dev_read_resources,
774 .set_resources = pci_dev_set_resources,
775 .enable_resources = pci_dev_enable_resources,
776 .init = gma_func1_init,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000777 .ops_pci = &gma_pci_ops,
778};
779
Elyes HAOUASa2993452016-10-28 10:56:59 +0200780static const unsigned short i945_gma_func0_ids[] = {
781 0x2772, /* 82945G/GZ Integrated Graphics Controller */
782 0x27a2, /* Mobile 945GM/GMS Express Integrated Graphics Controller*/
783 0x27ae, /* Mobile 945GSE Express Integrated Graphics Controller */
784 0
785};
786
787static const unsigned short i945_gma_func1_ids[] = {
Elyes HAOUAS686b5392019-05-18 13:36:03 +0200788 0x2776, /* Desktop 82945G/GZ/GC */
Elyes HAOUASa2993452016-10-28 10:56:59 +0200789 0x27a6, /* Mobile 945GM/GMS/GME Express Integrated Graphics Controller */
790 0
791};
Vladimir Serbinenko10dd0e32014-11-17 00:07:12 +0100792
Stefan Reinauer30140a52009-03-11 16:20:39 +0000793static const struct pci_driver i945_gma_func0_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200794 .ops = &gma_func0_ops,
795 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200796 .devices = i945_gma_func0_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000797};
798
799static const struct pci_driver i945_gma_func1_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200800 .ops = &gma_func1_ops,
801 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200802 .devices = i945_gma_func1_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000803};