blob: 38e7491537daa486e69ef859b2e2d4cf0ee8906e [file] [log] [blame]
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -07001config SOC_INTEL_APOLLOLAKE
2 bool
Arthur Heymans5e8c9062021-06-15 11:19:52 +02003 select INTEL_CAR_CQOS
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -07004 help
5 Intel Apollolake support
6
Angel Ponsb36100f2020-09-07 13:18:10 +02007config SOC_INTEL_GEMINILAKE
Hannah Williams3ff14a02017-05-05 16:30:22 -07008 bool
9 default n
10 select SOC_INTEL_APOLLOLAKE
Furquan Shaikh23e88132020-10-08 23:44:20 -070011 select SOC_INTEL_COMMON_BLOCK_CNVI
Pratik Prajapatidc194e22017-08-29 14:27:07 -070012 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
13 select SOC_INTEL_COMMON_BLOCK_SGX
Ravi Sarawadi3669a062018-02-27 13:23:42 -080014 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Aaron Durbin82d0f912018-04-21 00:16:28 -060015 select IDT_IN_EVERY_STAGE
Aaron Durbin5c9df702018-04-18 01:05:25 -060016 select PAGING_IN_CACHE_AS_RAM
Arthur Heymans5e8c9062021-06-15 11:19:52 +020017 select INTEL_CAR_NEM
Hannah Williams3ff14a02017-05-05 16:30:22 -070018 help
19 Intel GLK support
20
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070021if SOC_INTEL_APOLLOLAKE
22
23config CPU_SPECIFIC_OPTIONS
24 def_bool y
Aaron Durbined35b7c2016-07-13 23:17:38 -050025 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Nico Huber44c6cf62018-11-24 17:53:17 +010026 select ACPI_NO_PCAT_8259
Angel Pons8e035e32021-06-22 12:58:20 +020027 select ARCH_X86
Aaron Durbine8e118d2016-08-12 15:00:10 -050028 select BOOT_DEVICE_SUPPORTS_WRITES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070029 # CPU specific options
Angel Ponsae0d8d62020-09-02 15:00:40 +020030 select CPU_INTEL_COMMON
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020032 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikccd87002017-03-08 17:55:26 +053033 select PCR_COMMON_IOSF_1_0
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070034 select SSE2
35 select SUPPORT_CPU_UCODE_IN_CBFS
Saurabh Satija734aa872016-06-21 14:22:16 -070036 # Audio options
37 select ACPI_NHLT
38 select SOC_INTEL_COMMON_NHLT
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070039 # Misc options
Aaron Durbin934f4332017-12-15 12:59:18 -070040 select CACHE_MRC_SETTINGS
Ravi Sarawadia3d13fbd62017-04-25 19:30:58 -070041 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053042 select FSP_STATUS_GLOBAL_RESET_REQUIRED_5
Duncan Lauried25dd992016-06-29 10:47:48 -070043 select GENERIC_GPIO_LIB
Stefan Tauneref8b9572018-09-06 00:34:28 +020044 select INTEL_DESCRIPTOR_MODE_CAPABLE
Hannah Williamsd9c84ca2016-05-13 00:47:14 -070045 select HAVE_SMI_HANDLER
Angel Ponsb36100f2020-09-07 13:18:10 +020046 select HAVE_INTEL_FSP_REPO if !SOC_INTEL_GEMINILAKE
Furquan Shaikhffb3a2d2016-10-24 15:28:23 -070047 select MRC_SETTINGS_PROTECT
Aaron Durbin934f4332017-12-15 12:59:18 -070048 select MRC_SETTINGS_VARIABLE_DATA
Furquan Shaikh94b18a12016-05-04 23:25:16 -070049 select NO_XIP_EARLY_STAGES
Michael Niewöhnerc9a12f22021-09-24 23:22:51 +020050 select NO_PM_ACPI_TIMER
Andrey Petrova697c192016-12-07 10:47:46 -080051 select PARALLEL_MP_AP_WORK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070052 select PCIEXP_ASPM
53 select PCIEXP_COMMON_CLOCK
54 select PCIEXP_CLK_PM
55 select PCIEXP_L1_SUB_STATE
Hannah Williams1177bf52017-12-13 12:44:26 -080056 select PMC_INVALID_READ_AFTER_WRITE
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020057 select PMC_GLOBAL_RESET_ENABLE_LOCK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070058 select REG_SCRIPT
Subrata Banik208587e2017-05-19 18:38:24 +053059 select SA_ENABLE_IMR
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070060 select SOC_INTEL_COMMON
Shaunak Saha60b46182016-08-02 17:25:13 -070061 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikfc4c7d82017-03-03 18:23:59 +053062 select SOC_INTEL_COMMON_BLOCK
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053063 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Shaunak Sahabd427802017-07-18 00:19:33 -070064 select SOC_INTEL_COMMON_BLOCK_ACPI
Arthur Heymans5e8c9062021-06-15 11:19:52 +020065 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053066 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053067 select SOC_INTEL_COMMON_BLOCK_CPU
Lijian Zhao44e2abf2017-10-30 14:27:52 -070068 select SOC_INTEL_COMMON_BLOCK_DSP
Barnali Sarkare70142c2017-03-28 16:32:33 +053069 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Hannah Williams12bed182017-05-26 20:31:15 -070070 select SOC_INTEL_COMMON_BLOCK_GPIO
Furquan Shaikh2c368892018-10-18 16:22:37 -070071 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Aaron Durbinaa2504a2017-07-14 16:53:49 -060072 select SOC_INTEL_COMMON_BLOCK_GPIO_MULTI_ACPI_DEVICES
Hannah Williams12bed182017-05-26 20:31:15 -070073 select SOC_INTEL_COMMON_BLOCK_GPIO_ITSS_POL_CFG
74 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikb7b56662017-11-28 17:54:15 +053075 select SOC_INTEL_COMMON_BLOCK_GRAPHICS
Subrata Banikea47c6b2022-01-28 13:12:58 +053076 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PCR if DISABLE_HECI1_AT_PRE_BOOT
Bora Guvendik33117ec2017-04-10 15:49:02 -070077 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053078 select SOC_INTEL_COMMON_BLOCK_I2C
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070079 select SOC_INTEL_COMMON_BLOCK_LPC
Aamir Bohra138b2a02017-04-06 20:21:58 +053080 select SOC_INTEL_COMMON_BLOCK_LPSS
Subrata Banikccd87002017-03-08 17:55:26 +053081 select SOC_INTEL_COMMON_BLOCK_PCR
Lijian Zhao8aba24d2017-10-26 12:16:53 -070082 select SOC_INTEL_COMMON_BLOCK_P2SB
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070083 select SOC_INTEL_COMMON_BLOCK_PMC
Arthur Heymans1ae8cd12020-11-19 13:59:53 +010084 select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE
V Sowmya45a21382017-11-27 12:39:10 +053085 select SOC_INTEL_COMMON_BLOCK_SRAM
Subrata Banik8bf69d32017-03-09 13:43:54 +053086 select SOC_INTEL_COMMON_BLOCK_RTC
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053087 select SOC_INTEL_COMMON_BLOCK_SA
Bora Guvendik65623b72017-05-08 16:29:17 -070088 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra4c9cf302017-05-25 14:38:37 +053089 select SOC_INTEL_COMMON_BLOCK_TIMER
Subrata Banik7bc4dc52018-05-17 18:40:32 +053090 select SOC_INTEL_COMMON_BLOCK_TCO
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053091 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banik4aaa7e32017-04-24 11:54:34 +053092 select SOC_INTEL_COMMON_BLOCK_XDCI
Subrata Banik73b17972017-04-24 10:25:56 +053093 select SOC_INTEL_COMMON_BLOCK_XHCI
Karthikeyan Ramasubramanianf84c1032019-03-20 13:15:00 -060094 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Brandon Breitensteina86d1b82017-06-08 17:32:02 -070095 select SOC_INTEL_COMMON_BLOCK_SMM
Subrata Banik15129b42017-11-07 17:50:48 +053096 select SOC_INTEL_COMMON_BLOCK_SPI
Marshall Dawson0cc28d72017-12-12 12:24:19 -070097 select SOC_INTEL_COMMON_BLOCK_CSE
Maxim Polyakov0c5dd9f2020-08-14 19:24:12 +030098 select SOC_INTEL_COMMON_BLOCK_SMBUS
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053099 select SOC_INTEL_COMMON_FSP_RESET
Arthur Heymans6da7fa22021-06-23 10:52:01 +0200100 select SOC_INTEL_NO_BOOTGUARD_MSR
Maxim Polyakov0c5dd9f2020-08-14 19:24:12 +0300101 select SOUTHBRIDGE_INTEL_COMMON_SMBUS
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700102 select UDELAY_TSC
Hannah Williamsb13d4542016-03-14 17:38:51 -0700103 select TSC_MONOTONIC_TIMER
Andrey Petrov0d187912016-02-25 18:39:38 -0800104 select PLATFORM_USES_FSP2_0
Angel Ponsb36100f2020-09-07 13:18:10 +0200105 select UDK_2015_BINDING if !SOC_INTEL_GEMINILAKE
106 select UDK_2017_BINDING if SOC_INTEL_GEMINILAKE
Patrick Rudolphf677d172018-10-01 19:17:11 +0200107 select SOC_INTEL_COMMON_RESET
Furquan Shaikhb13bd1e2020-09-21 22:44:27 +0000108 select HAVE_CF9_RESET_PREPARE
Nico Huber29cc3312018-06-06 17:40:02 +0200109 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Nico Huber2e7f6cc2017-05-22 15:58:03 +0200110 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +0100111 select HAVE_FSP_LOGO_SUPPORT
Ravi Sarawadi92b487d2017-11-29 16:11:32 -0800112 select NO_UART_ON_SUPERIO
Patrick Rudolphc7edf182017-09-26 19:34:35 +0200113 select INTEL_GMA_ACPI
114 select INTEL_GMA_SWSMISCI
Harshit Sharma7fe5ea42020-08-03 23:25:36 -0700115 select HAVE_ASAN_IN_ROMSTAGE
Raul E Rangele92a9822021-06-24 16:54:27 -0600116 # This SoC does not map SPI flash like many previous SoC. Therefore we
117 # provide a custom media driver that facilitates mapping
118 select X86_CUSTOM_BOOTMEDIA
Zhao, Lijiand8d42c22016-03-14 14:19:22 -0700119
Subrata Banik206b0bc2022-01-06 09:34:43 +0000120config DISABLE_HECI1_AT_PRE_BOOT
121 default y
122
Subrata Banik526cc3e2022-01-31 21:55:51 +0530123config MAX_HECI_DEVICES
124 int
125 default 1
126
Angel Ponsf4779e82020-09-07 13:40:47 +0200127config MAX_CPUS
128 int
Angel Ponsc6c9b9c2020-09-07 13:45:53 +0200129 default 4
Angel Ponsf4779e82020-09-07 13:40:47 +0200130
Julius Werner58c39382017-02-13 17:53:29 -0800131config VBOOT
132 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800133 select VBOOT_MUST_REQUEST_DISPLAY
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700134 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700135 select VBOOT_VBNV_CMOS
136 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700137
Aaron Durbin80a3df22016-04-27 23:05:52 -0500138config TPM_ON_FAST_SPI
139 bool
140 default n
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +0100141 depends on MAINBOARD_HAS_LPC_TPM
Aaron Durbin80a3df22016-04-27 23:05:52 -0500142 help
143 TPM part is conntected on Fast SPI interface, but the LPC MMIO
144 TPM transactions are decoded and serialized over the SPI interface.
145
Subrata Banikccd87002017-03-08 17:55:26 +0530146config PCR_BASE_ADDRESS
147 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700148 default 0xd0000000
Subrata Banikccd87002017-03-08 17:55:26 +0530149 help
150 This option allows you to select MMIO Base Address of sideband bus.
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700151
152config DCACHE_RAM_BASE
Arthur Heymans3038b482017-06-13 14:05:09 +0200153 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700154 default 0xfef00000
155
156config DCACHE_RAM_SIZE
Arthur Heymans3038b482017-06-13 14:05:09 +0200157 hex
Angel Ponsb36100f2020-09-07 13:18:10 +0200158 default 0x100000 if SOC_INTEL_GEMINILAKE
Andrey Petrov0dde2912016-06-27 15:21:26 -0700159 default 0xc0000
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700160 help
161 The size of the cache-as-ram region required during bootblock
162 and/or romstage.
163
164config DCACHE_BSP_STACK_SIZE
165 hex
166 default 0x4000
167 help
168 The amount of anticipated stack usage in CAR by bootblock and
169 other stages.
170
Aaron Durbin551e4be2018-04-10 09:24:54 -0600171config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Duncan Laurieff8bce02016-06-27 10:57:13 -0700172 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600173 default 100
Duncan Laurieff8bce02016-06-27 10:57:13 -0700174
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200175config CPU_XTAL_HZ
176 default 19200000
177
Chris Chingb8dc63b2017-12-06 14:26:15 -0700178config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
179 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600180 default 133
Chris Chingb8dc63b2017-12-06 14:26:15 -0700181
Aaron Durbinada13ed2016-02-11 14:47:33 -0600182# 32KiB bootblock is all that is mapped in by the CSE at top of 4GiB.
183config C_ENV_BOOTBLOCK_SIZE
184 hex
185 default 0x8000
186
Andrey Petrovb4831462016-02-25 17:42:25 -0800187config ROMSTAGE_ADDR
188 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700189 default 0xfef20000
Andrey Petrovb4831462016-02-25 17:42:25 -0800190 help
191 The base address (in CAR) where romstage should be linked
192
Aaron Durbinbef75e72016-05-26 11:00:44 -0500193config VERSTAGE_ADDR
194 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700195 default 0xfef40000
Aaron Durbinbef75e72016-05-26 11:00:44 -0500196 help
197 The base address (in CAR) where verstage should be linked
198
Patrick Georgi6539e102018-09-13 11:48:43 -0400199config FSP_HEADER_PATH
Angel Ponsb36100f2020-09-07 13:18:10 +0200200 default "src/vendorcode/intel/fsp/fsp2_0/glk" if SOC_INTEL_GEMINILAKE
Patrick Georgi6539e102018-09-13 11:48:43 -0400201 default "3rdparty/fsp/ApolloLakeFspBinPkg/Include/"
202
203config FSP_FD_PATH
Patrick Georgi6539e102018-09-13 11:48:43 -0400204 default "3rdparty/fsp/ApolloLakeFspBinPkg/FspBin/Fsp.fd"
205
Andrey Petrov79091db72016-05-17 00:03:27 -0700206config FSP_M_ADDR
207 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700208 default 0xfef40000
Andrey Petrov79091db72016-05-17 00:03:27 -0700209 help
210 The address FSP-M will be relocated to during build time
211
Aaron Durbin9f444c32016-05-20 10:48:44 -0500212config NEED_LBP2
213 bool "Write contents for logical boot partition 2."
214 default n
215 help
216 Write the contents from a file into the logical boot partition 2
217 region defined by LBP2_FMAP_NAME.
218
219config LBP2_FMAP_NAME
220 string "Name of FMAP region to put logical boot partition 2"
221 depends on NEED_LBP2
222 default "SIGN_CSE"
223 help
224 Name of FMAP region to write logical boot partition 2 data.
225
Jeremy Compostella0f9858f2019-12-12 14:39:11 -0700226config LBP2_FROM_IFWI
227 bool "Extract the LBP2 from the IFWI binary"
228 depends on NEED_LBP2
229 default n
230 help
231 The Logical Boot Partition will be automatically extracted
232 from the supplied IFWI binary
233
Aaron Durbin9f444c32016-05-20 10:48:44 -0500234config LBP2_FILE_NAME
235 string "Path of file to write to logical boot partition 2 region"
Jeremy Compostella0f9858f2019-12-12 14:39:11 -0700236 depends on NEED_LBP2 && !LBP2_FROM_IFWI
Patrick Georgib8fba862020-06-17 21:06:53 +0200237 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/lbp2.bin"
Aaron Durbin9f444c32016-05-20 10:48:44 -0500238 help
239 Name of file to store in the logical boot partition 2 region.
240
Furquan Shaikh7043bf32016-05-28 12:57:05 -0700241config NEED_IFWI
242 bool "Write content into IFWI region"
243 default n
244 help
245 Write the content from a file into IFWI region defined by
246 IFWI_FMAP_NAME.
247
248config IFWI_FMAP_NAME
249 string "Name of FMAP region to pull IFWI into"
250 depends on NEED_IFWI
251 default "IFWI"
252 help
253 Name of FMAP region to write IFWI.
254
255config IFWI_FILE_NAME
256 string "Path of file to write to IFWI region"
257 depends on NEED_IFWI
Patrick Georgib8fba862020-06-17 21:06:53 +0200258 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/ifwi.bin"
Furquan Shaikh7043bf32016-05-28 12:57:05 -0700259 help
260 Name of file to store in the IFWI region.
261
Sathyanarayana Nujellac4467042016-10-26 17:38:49 -0700262config HEAP_SIZE
263 hex
264 default 0x8000
265
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700266config NHLT_DMIC_1CH_16B
267 bool
268 depends on ACPI_NHLT
269 default n
270 help
271 Include DSP firmware settings for 1 channel 16B DMIC array.
272
Saurabh Satija734aa872016-06-21 14:22:16 -0700273config NHLT_DMIC_2CH_16B
274 bool
275 depends on ACPI_NHLT
276 default n
277 help
278 Include DSP firmware settings for 2 channel 16B DMIC array.
279
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700280config NHLT_DMIC_4CH_16B
281 bool
282 depends on ACPI_NHLT
283 default n
284 help
285 Include DSP firmware settings for 4 channel 16B DMIC array.
286
Saurabh Satija734aa872016-06-21 14:22:16 -0700287config NHLT_MAX98357
288 bool
289 depends on ACPI_NHLT
290 default n
291 help
292 Include DSP firmware settings for headset codec.
293
294config NHLT_DA7219
295 bool
296 depends on ACPI_NHLT
297 default n
298 help
299 Include DSP firmware settings for headset codec.
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530300
Naveen Manohar532b8d52018-04-27 15:24:45 +0530301config NHLT_RT5682
302 bool
303 depends on ACPI_NHLT
304 default n
305 help
306 Include DSP firmware settings for headset codec.
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530307#
308# Each bit in QOS mask controls this many bytes. This is calculated as:
309# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
310#
311
312config CACHE_QOS_SIZE_PER_BIT
313 hex
314 default 0x20000 # 128 KB
315
316config L2_CACHE_SIZE
317 hex
Angel Ponsb36100f2020-09-07 13:18:10 +0200318 default 0x400000 if SOC_INTEL_GEMINILAKE
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530319 default 0x100000
320
Brandon Breitenstein135eae92016-09-30 13:57:12 -0700321config SMM_RESERVED_SIZE
322 hex
323 default 0x100000
324
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800325config IFD_CHIPSET
326 string
Angel Ponsb36100f2020-09-07 13:18:10 +0200327 default "glk" if SOC_INTEL_GEMINILAKE
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800328 default "aplk"
329
Aamir Bohra22b2c792017-06-02 19:07:56 +0530330config CPU_BCLK_MHZ
331 int
332 default 100
333
Nico Huber99954182019-05-29 23:33:06 +0200334config CONSOLE_UART_BASE_ADDRESS
335 hex
336 default 0xddffc000
337 depends on INTEL_LPSS_UART_FOR_CONSOLE
338
Mario Scheithauer38b61002017-07-25 10:52:41 +0200339config APL_SKIP_SET_POWER_LIMITS
340 bool
341 default n
342 help
343 Some Apollo Lake mainboards do not need the Running Average Power
344 Limits (RAPL) algorithm for a constant power management.
345 Set this config option to skip the RAPL configuration.
346
Werner Zeh26361862018-11-21 12:36:21 +0100347config APL_SET_MIN_CLOCK_RATIO
348 bool
349 depends on !APL_SKIP_SET_POWER_LIMITS
350 default n
351 help
352 If the power budget of the mainboard is limited, it can be useful to
353 limit the CPU power dissipation at the cost of performance by setting
354 the lowest possible CPU clock. Enable this option if you need smallest
355 possible CPU clock. This setting can be overruled by the OS if it has an
356 p-state driver which can adjust the clock to its need.
357
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700358# M and N divisor values for clock frequency configuration.
359# These values get us a 1.836 MHz clock (ideally we want 1.843 MHz)
360config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
361 hex
362 default 0x25a
363
364config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
365 hex
366 default 0x7fff
367
Bora Guvendik94aed8d2017-11-03 12:40:25 -0700368config SOC_ESPI
369 bool
370 default n
371 help
372 Use eSPI bus instead of LPC
373
Ravi Sarawadi3669a062018-02-27 13:23:42 -0800374config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
375 int
376 default 3
377
Subrata Banikc4986eb2018-05-09 14:55:09 +0530378config SOC_INTEL_I2C_DEV_MAX
379 int
380 default 8
381
Aaron Durbin5c9df702018-04-18 01:05:25 -0600382# Don't include the early page tables in RW_A or RW_B cbfs regions
383config RO_REGION_ONLY
384 string
385 default "pdpt pt"
386
Matt DeVillierd7ef4502020-04-21 01:23:10 -0500387config INTEL_GMA_PANEL_2
388 bool
389 default n
390
391config INTEL_GMA_BCLV_OFFSET
392 default 0xc8358 if INTEL_GMA_PANEL_2
393 default 0xc8258
394
395config INTEL_GMA_BCLV_WIDTH
396 default 32
397
398config INTEL_GMA_BCLM_OFFSET
399 default 0xc8354 if INTEL_GMA_PANEL_2
400 default 0xc8254
401
402config INTEL_GMA_BCLM_WIDTH
403 default 32
404
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700405endif