blob: a30333bb687400ab6b705f67abfb280d144fb6ec [file] [log] [blame]
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -07001config SOC_INTEL_APOLLOLAKE
2 bool
3 help
4 Intel Apollolake support
5
Angel Ponsb36100f2020-09-07 13:18:10 +02006config SOC_INTEL_GEMINILAKE
Hannah Williams3ff14a02017-05-05 16:30:22 -07007 bool
8 default n
9 select SOC_INTEL_APOLLOLAKE
Pratik Prajapatidc194e22017-08-29 14:27:07 -070010 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
11 select SOC_INTEL_COMMON_BLOCK_SGX
Ravi Sarawadi3669a062018-02-27 13:23:42 -080012 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Aaron Durbin82d0f912018-04-21 00:16:28 -060013 select IDT_IN_EVERY_STAGE
Aaron Durbin5c9df702018-04-18 01:05:25 -060014 select PAGING_IN_CACHE_AS_RAM
Hannah Williams3ff14a02017-05-05 16:30:22 -070015 help
16 Intel GLK support
17
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070018if SOC_INTEL_APOLLOLAKE
19
20config CPU_SPECIFIC_OPTIONS
21 def_bool y
Aaron Durbined35b7c2016-07-13 23:17:38 -050022 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Nico Huber44c6cf62018-11-24 17:53:17 +010023 select ACPI_NO_PCAT_8259
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070024 select ARCH_BOOTBLOCK_X86_32
25 select ARCH_RAMSTAGE_X86_32
26 select ARCH_ROMSTAGE_X86_32
27 select ARCH_VERSTAGE_X86_32
Aaron Durbin7b2c7812016-08-11 23:51:42 -050028 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050029 select BOOT_DEVICE_SUPPORTS_WRITES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070030 # CPU specific options
Angel Ponsae0d8d62020-09-02 15:00:40 +020031 select CPU_INTEL_COMMON
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070032 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
33 select IOAPIC
Subrata Banikccd87002017-03-08 17:55:26 +053034 select PCR_COMMON_IOSF_1_0
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070035 select SMP
36 select SSE2
37 select SUPPORT_CPU_UCODE_IN_CBFS
Saurabh Satija734aa872016-06-21 14:22:16 -070038 # Audio options
39 select ACPI_NHLT
40 select SOC_INTEL_COMMON_NHLT
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070041 # Misc options
Aaron Durbin934f4332017-12-15 12:59:18 -070042 select CACHE_MRC_SETTINGS
Ravi Sarawadia3d13fbd62017-04-25 19:30:58 -070043 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
Duncan Lauried25dd992016-06-29 10:47:48 -070044 select GENERIC_GPIO_LIB
Stefan Tauneref8b9572018-09-06 00:34:28 +020045 select INTEL_DESCRIPTOR_MODE_CAPABLE
Hannah Williamsd9c84ca2016-05-13 00:47:14 -070046 select HAVE_SMI_HANDLER
Angel Ponsb36100f2020-09-07 13:18:10 +020047 select HAVE_INTEL_FSP_REPO if !SOC_INTEL_GEMINILAKE
Furquan Shaikhffb3a2d2016-10-24 15:28:23 -070048 select MRC_SETTINGS_PROTECT
Aaron Durbin934f4332017-12-15 12:59:18 -070049 select MRC_SETTINGS_VARIABLE_DATA
Furquan Shaikh94b18a12016-05-04 23:25:16 -070050 select NO_XIP_EARLY_STAGES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070051 select PARALLEL_MP
Andrey Petrova697c192016-12-07 10:47:46 -080052 select PARALLEL_MP_AP_WORK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070053 select PCIEXP_ASPM
54 select PCIEXP_COMMON_CLOCK
55 select PCIEXP_CLK_PM
56 select PCIEXP_L1_SUB_STATE
Hannah Williams1177bf52017-12-13 12:44:26 -080057 select PMC_INVALID_READ_AFTER_WRITE
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020058 select PMC_GLOBAL_RESET_ENABLE_LOCK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070059 select REG_SCRIPT
Subrata Banik208587e2017-05-19 18:38:24 +053060 select SA_ENABLE_IMR
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070061 select SOC_INTEL_COMMON
Shaunak Saha60b46182016-08-02 17:25:13 -070062 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikfc4c7d82017-03-03 18:23:59 +053063 select SOC_INTEL_COMMON_BLOCK
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053064 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Shaunak Sahabd427802017-07-18 00:19:33 -070065 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banikc4986eb2018-05-09 14:55:09 +053066 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053067 select SOC_INTEL_COMMON_BLOCK_CPU
Lijian Zhao44e2abf2017-10-30 14:27:52 -070068 select SOC_INTEL_COMMON_BLOCK_DSP
Barnali Sarkare70142c2017-03-28 16:32:33 +053069 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Hannah Williams12bed182017-05-26 20:31:15 -070070 select SOC_INTEL_COMMON_BLOCK_GPIO
Furquan Shaikh2c368892018-10-18 16:22:37 -070071 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Aaron Durbinaa2504a2017-07-14 16:53:49 -060072 select SOC_INTEL_COMMON_BLOCK_GPIO_MULTI_ACPI_DEVICES
Hannah Williams12bed182017-05-26 20:31:15 -070073 select SOC_INTEL_COMMON_BLOCK_GPIO_ITSS_POL_CFG
74 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikb7b56662017-11-28 17:54:15 +053075 select SOC_INTEL_COMMON_BLOCK_GRAPHICS
Bora Guvendik33117ec2017-04-10 15:49:02 -070076 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053077 select SOC_INTEL_COMMON_BLOCK_I2C
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070078 select SOC_INTEL_COMMON_BLOCK_LPC
Aamir Bohra138b2a02017-04-06 20:21:58 +053079 select SOC_INTEL_COMMON_BLOCK_LPSS
Subrata Banikccd87002017-03-08 17:55:26 +053080 select SOC_INTEL_COMMON_BLOCK_PCR
Lijian Zhao8aba24d2017-10-26 12:16:53 -070081 select SOC_INTEL_COMMON_BLOCK_P2SB
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070082 select SOC_INTEL_COMMON_BLOCK_PMC
V Sowmya45a21382017-11-27 12:39:10 +053083 select SOC_INTEL_COMMON_BLOCK_SRAM
Subrata Banik8bf69d32017-03-09 13:43:54 +053084 select SOC_INTEL_COMMON_BLOCK_RTC
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053085 select SOC_INTEL_COMMON_BLOCK_SA
Bora Guvendik65623b72017-05-08 16:29:17 -070086 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra4c9cf302017-05-25 14:38:37 +053087 select SOC_INTEL_COMMON_BLOCK_TIMER
Subrata Banik7bc4dc52018-05-17 18:40:32 +053088 select SOC_INTEL_COMMON_BLOCK_TCO
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053089 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banik4aaa7e32017-04-24 11:54:34 +053090 select SOC_INTEL_COMMON_BLOCK_XDCI
Subrata Banik73b17972017-04-24 10:25:56 +053091 select SOC_INTEL_COMMON_BLOCK_XHCI
Karthikeyan Ramasubramanianf84c1032019-03-20 13:15:00 -060092 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Brandon Breitensteina86d1b82017-06-08 17:32:02 -070093 select SOC_INTEL_COMMON_BLOCK_SMM
Subrata Banik15129b42017-11-07 17:50:48 +053094 select SOC_INTEL_COMMON_BLOCK_SPI
Marshall Dawson0cc28d72017-12-12 12:24:19 -070095 select SOC_INTEL_COMMON_BLOCK_CSE
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070096 select UDELAY_TSC
Hannah Williamsb13d4542016-03-14 17:38:51 -070097 select TSC_MONOTONIC_TIMER
Andrey Petrov0d187912016-02-25 18:39:38 -080098 select PLATFORM_USES_FSP2_0
Angel Ponsb36100f2020-09-07 13:18:10 +020099 select UDK_2015_BINDING if !SOC_INTEL_GEMINILAKE
100 select UDK_2017_BINDING if SOC_INTEL_GEMINILAKE
Patrick Rudolphf677d172018-10-01 19:17:11 +0200101 select SOC_INTEL_COMMON_RESET
102 select HAVE_CF9_RESET_PREPARE
Nico Huber29cc3312018-06-06 17:40:02 +0200103 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Nico Huber2e7f6cc2017-05-22 15:58:03 +0200104 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +0100105 select HAVE_FSP_LOGO_SUPPORT
Ravi Sarawadi92b487d2017-11-29 16:11:32 -0800106 select NO_UART_ON_SUPERIO
Patrick Rudolphc7edf182017-09-26 19:34:35 +0200107 select INTEL_GMA_ACPI
108 select INTEL_GMA_SWSMISCI
Harshit Sharma7fe5ea42020-08-03 23:25:36 -0700109 select HAVE_ASAN_IN_ROMSTAGE
Zhao, Lijiand8d42c22016-03-14 14:19:22 -0700110
Angel Ponsf4779e82020-09-07 13:40:47 +0200111config MAX_CPUS
112 int
Angel Ponsc6c9b9c2020-09-07 13:45:53 +0200113 default 4
Angel Ponsf4779e82020-09-07 13:40:47 +0200114
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700115config CHROMEOS
116 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800117
118config VBOOT
119 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800120 select VBOOT_MUST_REQUEST_DISPLAY
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700121 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700122 select VBOOT_VBNV_CMOS
123 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700124
Aaron Durbin80a3df22016-04-27 23:05:52 -0500125config TPM_ON_FAST_SPI
126 bool
127 default n
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +0100128 depends on MAINBOARD_HAS_LPC_TPM
Aaron Durbin80a3df22016-04-27 23:05:52 -0500129 help
130 TPM part is conntected on Fast SPI interface, but the LPC MMIO
131 TPM transactions are decoded and serialized over the SPI interface.
132
Subrata Banikccd87002017-03-08 17:55:26 +0530133config PCR_BASE_ADDRESS
134 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700135 default 0xd0000000
Subrata Banikccd87002017-03-08 17:55:26 +0530136 help
137 This option allows you to select MMIO Base Address of sideband bus.
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700138
139config DCACHE_RAM_BASE
Arthur Heymans3038b482017-06-13 14:05:09 +0200140 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700141 default 0xfef00000
142
143config DCACHE_RAM_SIZE
Arthur Heymans3038b482017-06-13 14:05:09 +0200144 hex
Angel Ponsb36100f2020-09-07 13:18:10 +0200145 default 0x100000 if SOC_INTEL_GEMINILAKE
Andrey Petrov0dde2912016-06-27 15:21:26 -0700146 default 0xc0000
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700147 help
148 The size of the cache-as-ram region required during bootblock
149 and/or romstage.
150
151config DCACHE_BSP_STACK_SIZE
152 hex
153 default 0x4000
154 help
155 The amount of anticipated stack usage in CAR by bootblock and
156 other stages.
157
Aaron Durbin551e4be2018-04-10 09:24:54 -0600158config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Duncan Laurieff8bce02016-06-27 10:57:13 -0700159 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600160 default 100
Duncan Laurieff8bce02016-06-27 10:57:13 -0700161
Chris Chingb8dc63b2017-12-06 14:26:15 -0700162config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
163 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600164 default 133
Chris Chingb8dc63b2017-12-06 14:26:15 -0700165
Aaron Durbinada13ed2016-02-11 14:47:33 -0600166# 32KiB bootblock is all that is mapped in by the CSE at top of 4GiB.
167config C_ENV_BOOTBLOCK_SIZE
168 hex
169 default 0x8000
170
Andrey Petrov5672dcd2016-02-12 15:12:43 -0800171# This SoC does not map SPI flash like many previous SoC. Therefore we provide
172# a custom media driver that facilitates mapping
173config X86_TOP4G_BOOTMEDIA_MAP
174 bool
175 default n
Andrey Petrovb4831462016-02-25 17:42:25 -0800176
177config ROMSTAGE_ADDR
178 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700179 default 0xfef20000
Andrey Petrovb4831462016-02-25 17:42:25 -0800180 help
181 The base address (in CAR) where romstage should be linked
182
Aaron Durbinbef75e72016-05-26 11:00:44 -0500183config VERSTAGE_ADDR
184 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700185 default 0xfef40000
Aaron Durbinbef75e72016-05-26 11:00:44 -0500186 help
187 The base address (in CAR) where verstage should be linked
188
Patrick Georgi6539e102018-09-13 11:48:43 -0400189config FSP_HEADER_PATH
Angel Ponsb36100f2020-09-07 13:18:10 +0200190 default "src/vendorcode/intel/fsp/fsp2_0/glk" if SOC_INTEL_GEMINILAKE
Patrick Georgi6539e102018-09-13 11:48:43 -0400191 default "3rdparty/fsp/ApolloLakeFspBinPkg/Include/"
192
193config FSP_FD_PATH
Patrick Georgi6539e102018-09-13 11:48:43 -0400194 default "3rdparty/fsp/ApolloLakeFspBinPkg/FspBin/Fsp.fd"
195
Andrey Petrov79091db72016-05-17 00:03:27 -0700196config FSP_M_ADDR
197 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700198 default 0xfef40000
Andrey Petrov79091db72016-05-17 00:03:27 -0700199 help
200 The address FSP-M will be relocated to during build time
201
Aaron Durbin9f444c32016-05-20 10:48:44 -0500202config NEED_LBP2
203 bool "Write contents for logical boot partition 2."
204 default n
205 help
206 Write the contents from a file into the logical boot partition 2
207 region defined by LBP2_FMAP_NAME.
208
209config LBP2_FMAP_NAME
210 string "Name of FMAP region to put logical boot partition 2"
211 depends on NEED_LBP2
212 default "SIGN_CSE"
213 help
214 Name of FMAP region to write logical boot partition 2 data.
215
Jeremy Compostella0f9858f2019-12-12 14:39:11 -0700216config LBP2_FROM_IFWI
217 bool "Extract the LBP2 from the IFWI binary"
218 depends on NEED_LBP2
219 default n
220 help
221 The Logical Boot Partition will be automatically extracted
222 from the supplied IFWI binary
223
Aaron Durbin9f444c32016-05-20 10:48:44 -0500224config LBP2_FILE_NAME
225 string "Path of file to write to logical boot partition 2 region"
Jeremy Compostella0f9858f2019-12-12 14:39:11 -0700226 depends on NEED_LBP2 && !LBP2_FROM_IFWI
Patrick Georgib8fba862020-06-17 21:06:53 +0200227 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/lbp2.bin"
Aaron Durbin9f444c32016-05-20 10:48:44 -0500228 help
229 Name of file to store in the logical boot partition 2 region.
230
Furquan Shaikh7043bf32016-05-28 12:57:05 -0700231config NEED_IFWI
232 bool "Write content into IFWI region"
233 default n
234 help
235 Write the content from a file into IFWI region defined by
236 IFWI_FMAP_NAME.
237
238config IFWI_FMAP_NAME
239 string "Name of FMAP region to pull IFWI into"
240 depends on NEED_IFWI
241 default "IFWI"
242 help
243 Name of FMAP region to write IFWI.
244
245config IFWI_FILE_NAME
246 string "Path of file to write to IFWI region"
247 depends on NEED_IFWI
Patrick Georgib8fba862020-06-17 21:06:53 +0200248 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/ifwi.bin"
Furquan Shaikh7043bf32016-05-28 12:57:05 -0700249 help
250 Name of file to store in the IFWI region.
251
Sathyanarayana Nujellac4467042016-10-26 17:38:49 -0700252config HEAP_SIZE
253 hex
254 default 0x8000
255
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700256config NHLT_DMIC_1CH_16B
257 bool
258 depends on ACPI_NHLT
259 default n
260 help
261 Include DSP firmware settings for 1 channel 16B DMIC array.
262
Saurabh Satija734aa872016-06-21 14:22:16 -0700263config NHLT_DMIC_2CH_16B
264 bool
265 depends on ACPI_NHLT
266 default n
267 help
268 Include DSP firmware settings for 2 channel 16B DMIC array.
269
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700270config NHLT_DMIC_4CH_16B
271 bool
272 depends on ACPI_NHLT
273 default n
274 help
275 Include DSP firmware settings for 4 channel 16B DMIC array.
276
Saurabh Satija734aa872016-06-21 14:22:16 -0700277config NHLT_MAX98357
278 bool
279 depends on ACPI_NHLT
280 default n
281 help
282 Include DSP firmware settings for headset codec.
283
284config NHLT_DA7219
285 bool
286 depends on ACPI_NHLT
287 default n
288 help
289 Include DSP firmware settings for headset codec.
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530290
Naveen Manohar532b8d52018-04-27 15:24:45 +0530291config NHLT_RT5682
292 bool
293 depends on ACPI_NHLT
294 default n
295 help
296 Include DSP firmware settings for headset codec.
297
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700298choice
299 prompt "Cache-as-ram implementation"
Angel Ponsb36100f2020-09-07 13:18:10 +0200300 default CAR_CQOS if !SOC_INTEL_GEMINILAKE
Hannah Williams3ff14a02017-05-05 16:30:22 -0700301 default CAR_NEM
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700302 help
303 This option allows you to select how cache-as-ram (CAR) is set up.
304
305config CAR_NEM
306 bool "Non-evict mode"
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530307 select SOC_INTEL_COMMON_BLOCK_CAR
308 select INTEL_CAR_NEM
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700309 help
310 Traditionally, CAR is set up by using Non-Evict mode. This method
311 does not allow CAR and cache to co-exist, because cache fills are
312 block in NEM mode.
313
314config CAR_CQOS
315 bool "Cache Quality of Service"
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530316 select SOC_INTEL_COMMON_BLOCK_CAR
317 select INTEL_CAR_CQOS
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700318 help
319 Cache Quality of Service allows more fine-grained control of cache
320 usage. As result, it is possible to set up portion of L2 cache for
321 CAR and use remainder for actual caching.
322
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530323config USE_APOLLOLAKE_FSP_CAR
324 bool "Use FSP CAR"
325 select FSP_CAR
326 help
Subrata Banik7952e282017-03-14 18:26:27 +0530327 Use FSP APIs to initialize & tear down the Cache-As-Ram.
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530328
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700329endchoice
Saurabh Satija734aa872016-06-21 14:22:16 -0700330
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530331#
332# Each bit in QOS mask controls this many bytes. This is calculated as:
333# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
334#
335
336config CACHE_QOS_SIZE_PER_BIT
337 hex
338 default 0x20000 # 128 KB
339
340config L2_CACHE_SIZE
341 hex
Angel Ponsb36100f2020-09-07 13:18:10 +0200342 default 0x400000 if SOC_INTEL_GEMINILAKE
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530343 default 0x100000
344
Brandon Breitenstein135eae92016-09-30 13:57:12 -0700345config SMM_RESERVED_SIZE
346 hex
347 default 0x100000
348
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800349config IFD_CHIPSET
350 string
Angel Ponsb36100f2020-09-07 13:18:10 +0200351 default "glk" if SOC_INTEL_GEMINILAKE
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800352 default "aplk"
353
Aamir Bohra22b2c792017-06-02 19:07:56 +0530354config CPU_BCLK_MHZ
355 int
356 default 100
357
Nico Huber99954182019-05-29 23:33:06 +0200358config CONSOLE_UART_BASE_ADDRESS
359 hex
360 default 0xddffc000
361 depends on INTEL_LPSS_UART_FOR_CONSOLE
362
Mario Scheithauer38b61002017-07-25 10:52:41 +0200363config APL_SKIP_SET_POWER_LIMITS
364 bool
365 default n
366 help
367 Some Apollo Lake mainboards do not need the Running Average Power
368 Limits (RAPL) algorithm for a constant power management.
369 Set this config option to skip the RAPL configuration.
370
Werner Zeh26361862018-11-21 12:36:21 +0100371config APL_SET_MIN_CLOCK_RATIO
372 bool
373 depends on !APL_SKIP_SET_POWER_LIMITS
374 default n
375 help
376 If the power budget of the mainboard is limited, it can be useful to
377 limit the CPU power dissipation at the cost of performance by setting
378 the lowest possible CPU clock. Enable this option if you need smallest
379 possible CPU clock. This setting can be overruled by the OS if it has an
380 p-state driver which can adjust the clock to its need.
381
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700382# M and N divisor values for clock frequency configuration.
383# These values get us a 1.836 MHz clock (ideally we want 1.843 MHz)
384config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
385 hex
386 default 0x25a
387
388config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
389 hex
390 default 0x7fff
391
Bora Guvendik94aed8d2017-11-03 12:40:25 -0700392config SOC_ESPI
393 bool
394 default n
395 help
396 Use eSPI bus instead of LPC
397
Ravi Sarawadi3669a062018-02-27 13:23:42 -0800398config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
399 int
400 default 3
401
Subrata Banikc4986eb2018-05-09 14:55:09 +0530402config SOC_INTEL_I2C_DEV_MAX
403 int
404 default 8
405
Aaron Durbin5c9df702018-04-18 01:05:25 -0600406# Don't include the early page tables in RW_A or RW_B cbfs regions
407config RO_REGION_ONLY
408 string
409 default "pdpt pt"
410
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700411endif