blob: d715f39eb40738da724d5743e5c082764669dab1 [file] [log] [blame]
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -07001config SOC_INTEL_APOLLOLAKE
2 bool
3 help
4 Intel Apollolake support
5
Hannah Williams3ff14a02017-05-05 16:30:22 -07006config SOC_INTEL_GLK
7 bool
8 default n
9 select SOC_INTEL_APOLLOLAKE
Pratik Prajapatidc194e22017-08-29 14:27:07 -070010 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
11 select SOC_INTEL_COMMON_BLOCK_SGX
Ravi Sarawadi3669a062018-02-27 13:23:42 -080012 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Aaron Durbin82d0f912018-04-21 00:16:28 -060013 select IDT_IN_EVERY_STAGE
Aaron Durbin5c9df702018-04-18 01:05:25 -060014 select PAGING_IN_CACHE_AS_RAM
Hannah Williams3ff14a02017-05-05 16:30:22 -070015 help
16 Intel GLK support
17
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070018if SOC_INTEL_APOLLOLAKE
19
20config CPU_SPECIFIC_OPTIONS
21 def_bool y
Aaron Durbined35b7c2016-07-13 23:17:38 -050022 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070023 select ARCH_BOOTBLOCK_X86_32
24 select ARCH_RAMSTAGE_X86_32
25 select ARCH_ROMSTAGE_X86_32
26 select ARCH_VERSTAGE_X86_32
Aaron Durbin7b2c7812016-08-11 23:51:42 -050027 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050028 select BOOT_DEVICE_SUPPORTS_WRITES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070029 # CPU specific options
30 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
31 select IOAPIC
Subrata Banikccd87002017-03-08 17:55:26 +053032 select PCR_COMMON_IOSF_1_0
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070033 select SMP
34 select SSE2
35 select SUPPORT_CPU_UCODE_IN_CBFS
Saurabh Satija734aa872016-06-21 14:22:16 -070036 # Audio options
37 select ACPI_NHLT
38 select SOC_INTEL_COMMON_NHLT
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070039 # Misc options
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -070040 select C_ENVIRONMENT_BOOTBLOCK
Aaron Durbin934f4332017-12-15 12:59:18 -070041 select CACHE_MRC_SETTINGS
Kyösti Mälkki730df3c2016-06-18 07:39:31 +030042 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070043 select COLLECT_TIMESTAMPS
Aaron Durbinc3ee3f62016-05-11 10:35:49 -050044 select COMMON_FADT
Ravi Sarawadia3d13fbd62017-04-25 19:30:58 -070045 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
Duncan Lauried25dd992016-06-29 10:47:48 -070046 select GENERIC_GPIO_LIB
Stefan Tauneref8b9572018-09-06 00:34:28 +020047 select INTEL_DESCRIPTOR_MODE_CAPABLE
Hannah Williamsd9c84ca2016-05-13 00:47:14 -070048 select HAVE_SMI_HANDLER
Furquan Shaikhffb3a2d2016-10-24 15:28:23 -070049 select MRC_SETTINGS_PROTECT
Aaron Durbin934f4332017-12-15 12:59:18 -070050 select MRC_SETTINGS_VARIABLE_DATA
Aaron Durbinf5ff8542016-05-05 10:38:03 -050051 select NO_FIXED_XIP_ROM_SIZE
Furquan Shaikh94b18a12016-05-04 23:25:16 -070052 select NO_XIP_EARLY_STAGES
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070053 select PARALLEL_MP
Andrey Petrova697c192016-12-07 10:47:46 -080054 select PARALLEL_MP_AP_WORK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070055 select PCIEXP_ASPM
56 select PCIEXP_COMMON_CLOCK
57 select PCIEXP_CLK_PM
58 select PCIEXP_L1_SUB_STATE
Subrata Banik7952e282017-03-14 18:26:27 +053059 select PCIEX_LENGTH_256MB
Aaron Durbin79587ed2016-09-16 16:30:09 -050060 select POSTCAR_CONSOLE
Aaron Durbineebe0e02016-03-18 11:19:38 -050061 select POSTCAR_STAGE
Hannah Williams1177bf52017-12-13 12:44:26 -080062 select PMC_INVALID_READ_AFTER_WRITE
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020063 select PMC_GLOBAL_RESET_ENABLE_LOCK
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070064 select REG_SCRIPT
Hannah Williamsd9c84ca2016-05-13 00:47:14 -070065 select SMM_TSEG
Subrata Banik208587e2017-05-19 18:38:24 +053066 select SA_ENABLE_IMR
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -070067 select SOC_INTEL_COMMON
Shaunak Saha60b46182016-08-02 17:25:13 -070068 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikfc4c7d82017-03-03 18:23:59 +053069 select SOC_INTEL_COMMON_BLOCK
Shaunak Sahabd427802017-07-18 00:19:33 -070070 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banikc4986eb2018-05-09 14:55:09 +053071 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053072 select SOC_INTEL_COMMON_BLOCK_CPU
Lijian Zhao44e2abf2017-10-30 14:27:52 -070073 select SOC_INTEL_COMMON_BLOCK_DSP
Barnali Sarkare70142c2017-03-28 16:32:33 +053074 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Hannah Williams12bed182017-05-26 20:31:15 -070075 select SOC_INTEL_COMMON_BLOCK_GPIO
Furquan Shaikh2c368892018-10-18 16:22:37 -070076 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Aaron Durbinaa2504a2017-07-14 16:53:49 -060077 select SOC_INTEL_COMMON_BLOCK_GPIO_MULTI_ACPI_DEVICES
Hannah Williams12bed182017-05-26 20:31:15 -070078 select SOC_INTEL_COMMON_BLOCK_GPIO_ITSS_POL_CFG
79 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikb7b56662017-11-28 17:54:15 +053080 select SOC_INTEL_COMMON_BLOCK_GRAPHICS
Bora Guvendik33117ec2017-04-10 15:49:02 -070081 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053082 select SOC_INTEL_COMMON_BLOCK_I2C
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070083 select SOC_INTEL_COMMON_BLOCK_LPC
Aamir Bohra138b2a02017-04-06 20:21:58 +053084 select SOC_INTEL_COMMON_BLOCK_LPSS
Subrata Banikccd87002017-03-08 17:55:26 +053085 select SOC_INTEL_COMMON_BLOCK_PCR
Lijian Zhao8aba24d2017-10-26 12:16:53 -070086 select SOC_INTEL_COMMON_BLOCK_P2SB
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070087 select SOC_INTEL_COMMON_BLOCK_PMC
V Sowmya45a21382017-11-27 12:39:10 +053088 select SOC_INTEL_COMMON_BLOCK_SRAM
Subrata Banik8bf69d32017-03-09 13:43:54 +053089 select SOC_INTEL_COMMON_BLOCK_RTC
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053090 select SOC_INTEL_COMMON_BLOCK_SA
Bora Guvendik65623b72017-05-08 16:29:17 -070091 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra4c9cf302017-05-25 14:38:37 +053092 select SOC_INTEL_COMMON_BLOCK_TIMER
Subrata Banik7bc4dc52018-05-17 18:40:32 +053093 select SOC_INTEL_COMMON_BLOCK_TCO
Aamir Bohrabf6dfae2017-04-07 21:10:27 +053094 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banik4aaa7e32017-04-24 11:54:34 +053095 select SOC_INTEL_COMMON_BLOCK_XDCI
Subrata Banik73b17972017-04-24 10:25:56 +053096 select SOC_INTEL_COMMON_BLOCK_XHCI
Karthikeyan Ramasubramanianf84c1032019-03-20 13:15:00 -060097 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Brandon Breitensteina86d1b82017-06-08 17:32:02 -070098 select SOC_INTEL_COMMON_BLOCK_SMM
Subrata Banik15129b42017-11-07 17:50:48 +053099 select SOC_INTEL_COMMON_BLOCK_SPI
Marshall Dawson0cc28d72017-12-12 12:24:19 -0700100 select SOC_INTEL_COMMON_BLOCK_CSE
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700101 select UDELAY_TSC
Andrey Petrov87fb1a62016-02-10 17:47:03 -0800102 select TSC_CONSTANT_RATE
Hannah Williamsb13d4542016-03-14 17:38:51 -0700103 select TSC_MONOTONIC_TIMER
104 select HAVE_MONOTONIC_TIMER
Andrey Petrov0d187912016-02-25 18:39:38 -0800105 select PLATFORM_USES_FSP2_0
Subrata Banik74558812018-01-25 11:41:04 +0530106 select UDK_2015_BINDING if !SOC_INTEL_GLK
107 select UDK_2017_BINDING if SOC_INTEL_GLK
Patrick Rudolphf677d172018-10-01 19:17:11 +0200108 select SOC_INTEL_COMMON_RESET
109 select HAVE_CF9_RESET_PREPARE
Nico Huber29cc3312018-06-06 17:40:02 +0200110 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Nico Huber2e7f6cc2017-05-22 15:58:03 +0200111 select HAVE_FSP_GOP
Ravi Sarawadi92b487d2017-11-29 16:11:32 -0800112 select NO_UART_ON_SUPERIO
Patrick Rudolphc7edf182017-09-26 19:34:35 +0200113 select INTEL_GMA_ACPI
114 select INTEL_GMA_SWSMISCI
Zhao, Lijiand8d42c22016-03-14 14:19:22 -0700115
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700116config CHROMEOS
117 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800118
119config VBOOT
120 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700121 select VBOOT_OPROM_MATTERS
Furquan Shaikh7c7b2912016-07-22 09:02:35 -0700122 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700123 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700124 select VBOOT_VBNV_CMOS
125 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh87b1bcc2016-07-22 12:57:51 -0700126
Aaron Durbin80a3df22016-04-27 23:05:52 -0500127config TPM_ON_FAST_SPI
128 bool
129 default n
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +0100130 depends on MAINBOARD_HAS_LPC_TPM
Aaron Durbin80a3df22016-04-27 23:05:52 -0500131 help
132 TPM part is conntected on Fast SPI interface, but the LPC MMIO
133 TPM transactions are decoded and serialized over the SPI interface.
134
Subrata Banikccd87002017-03-08 17:55:26 +0530135config PCR_BASE_ADDRESS
136 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700137 default 0xd0000000
Subrata Banikccd87002017-03-08 17:55:26 +0530138 help
139 This option allows you to select MMIO Base Address of sideband bus.
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700140
141config DCACHE_RAM_BASE
Arthur Heymans3038b482017-06-13 14:05:09 +0200142 hex
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700143 default 0xfef00000
144
145config DCACHE_RAM_SIZE
Arthur Heymans3038b482017-06-13 14:05:09 +0200146 hex
Aaron Durbinfa529bb2018-04-12 14:00:45 -0600147 default 0x100000 if SOC_INTEL_GLK
Andrey Petrov0dde2912016-06-27 15:21:26 -0700148 default 0xc0000
Alexandru Gagniucdfc2b312015-10-06 17:16:41 -0700149 help
150 The size of the cache-as-ram region required during bootblock
151 and/or romstage.
152
153config DCACHE_BSP_STACK_SIZE
154 hex
155 default 0x4000
156 help
157 The amount of anticipated stack usage in CAR by bootblock and
158 other stages.
159
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700160config CPU_ADDR_BITS
161 int
Hannah Williams57d8ccb2018-04-14 23:04:34 -0700162 default 39
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700163
Aaron Durbin551e4be2018-04-10 09:24:54 -0600164config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Duncan Laurieff8bce02016-06-27 10:57:13 -0700165 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600166 default 100
Duncan Laurieff8bce02016-06-27 10:57:13 -0700167
Chris Chingb8dc63b2017-12-06 14:26:15 -0700168config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
169 int
Aaron Durbin24de5972018-04-10 09:28:42 -0600170 default 133
Chris Chingb8dc63b2017-12-06 14:26:15 -0700171
Aaron Durbinada13ed2016-02-11 14:47:33 -0600172# 32KiB bootblock is all that is mapped in by the CSE at top of 4GiB.
173config C_ENV_BOOTBLOCK_SIZE
174 hex
175 default 0x8000
176
Andrey Petrov5672dcd2016-02-12 15:12:43 -0800177# This SoC does not map SPI flash like many previous SoC. Therefore we provide
178# a custom media driver that facilitates mapping
179config X86_TOP4G_BOOTMEDIA_MAP
180 bool
181 default n
Andrey Petrovb4831462016-02-25 17:42:25 -0800182
183config ROMSTAGE_ADDR
184 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700185 default 0xfef20000
Andrey Petrovb4831462016-02-25 17:42:25 -0800186 help
187 The base address (in CAR) where romstage should be linked
188
Aaron Durbinbef75e72016-05-26 11:00:44 -0500189config VERSTAGE_ADDR
190 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700191 default 0xfef40000
Aaron Durbinbef75e72016-05-26 11:00:44 -0500192 help
193 The base address (in CAR) where verstage should be linked
194
Patrick Georgi6539e102018-09-13 11:48:43 -0400195config FSP_HEADER_PATH
Patrick Georgic6382cd2018-10-26 22:03:17 +0200196 string "Location of FSP headers"
Patrick Georgi6539e102018-09-13 11:48:43 -0400197 default "src/vendorcode/intel/fsp/fsp2_0/glk" if SOC_INTEL_GLK
198 default "3rdparty/fsp/ApolloLakeFspBinPkg/Include/"
199
200config FSP_FD_PATH
201 string
202 depends on FSP_USE_REPO
203 default "3rdparty/fsp/ApolloLakeFspBinPkg/FspBin/Fsp.fd"
204
Andrey Petrov79091db72016-05-17 00:03:27 -0700205config FSP_M_ADDR
206 hex
Andrey Petrov7f72c9b2016-06-24 18:15:09 -0700207 default 0xfef40000
Andrey Petrov79091db72016-05-17 00:03:27 -0700208 help
209 The address FSP-M will be relocated to during build time
210
Aaron Durbin9f444c32016-05-20 10:48:44 -0500211config NEED_LBP2
212 bool "Write contents for logical boot partition 2."
213 default n
214 help
215 Write the contents from a file into the logical boot partition 2
216 region defined by LBP2_FMAP_NAME.
217
218config LBP2_FMAP_NAME
219 string "Name of FMAP region to put logical boot partition 2"
220 depends on NEED_LBP2
221 default "SIGN_CSE"
222 help
223 Name of FMAP region to write logical boot partition 2 data.
224
225config LBP2_FILE_NAME
226 string "Path of file to write to logical boot partition 2 region"
227 depends on NEED_LBP2
228 default "3rdparty/blobs/mainboard/$(CONFIG_MAINBOARD_DIR)/lbp2.bin"
229 help
230 Name of file to store in the logical boot partition 2 region.
231
Furquan Shaikh7043bf32016-05-28 12:57:05 -0700232config NEED_IFWI
233 bool "Write content into IFWI region"
234 default n
235 help
236 Write the content from a file into IFWI region defined by
237 IFWI_FMAP_NAME.
238
239config IFWI_FMAP_NAME
240 string "Name of FMAP region to pull IFWI into"
241 depends on NEED_IFWI
242 default "IFWI"
243 help
244 Name of FMAP region to write IFWI.
245
246config IFWI_FILE_NAME
247 string "Path of file to write to IFWI region"
248 depends on NEED_IFWI
249 default "3rdparty/blobs/mainboard/$(CONFIG_MAINBOARD_DIR)/ifwi.bin"
250 help
251 Name of file to store in the IFWI region.
252
Sathyanarayana Nujellac4467042016-10-26 17:38:49 -0700253config HEAP_SIZE
254 hex
255 default 0x8000
256
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700257config NHLT_DMIC_1CH_16B
258 bool
259 depends on ACPI_NHLT
260 default n
261 help
262 Include DSP firmware settings for 1 channel 16B DMIC array.
263
Saurabh Satija734aa872016-06-21 14:22:16 -0700264config NHLT_DMIC_2CH_16B
265 bool
266 depends on ACPI_NHLT
267 default n
268 help
269 Include DSP firmware settings for 2 channel 16B DMIC array.
270
Sathyanarayana Nujella3e0a3fb2016-10-26 17:31:36 -0700271config NHLT_DMIC_4CH_16B
272 bool
273 depends on ACPI_NHLT
274 default n
275 help
276 Include DSP firmware settings for 4 channel 16B DMIC array.
277
Saurabh Satija734aa872016-06-21 14:22:16 -0700278config NHLT_MAX98357
279 bool
280 depends on ACPI_NHLT
281 default n
282 help
283 Include DSP firmware settings for headset codec.
284
285config NHLT_DA7219
286 bool
287 depends on ACPI_NHLT
288 default n
289 help
290 Include DSP firmware settings for headset codec.
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530291
Naveen Manohar532b8d52018-04-27 15:24:45 +0530292config NHLT_RT5682
293 bool
294 depends on ACPI_NHLT
295 default n
296 help
297 Include DSP firmware settings for headset codec.
298
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700299choice
300 prompt "Cache-as-ram implementation"
Hannah Williams3ff14a02017-05-05 16:30:22 -0700301 default CAR_CQOS if !SOC_INTEL_GLK
302 default CAR_NEM
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700303 help
304 This option allows you to select how cache-as-ram (CAR) is set up.
305
306config CAR_NEM
307 bool "Non-evict mode"
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530308 select SOC_INTEL_COMMON_BLOCK_CAR
309 select INTEL_CAR_NEM
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700310 help
311 Traditionally, CAR is set up by using Non-Evict mode. This method
312 does not allow CAR and cache to co-exist, because cache fills are
313 block in NEM mode.
314
315config CAR_CQOS
316 bool "Cache Quality of Service"
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530317 select SOC_INTEL_COMMON_BLOCK_CAR
318 select INTEL_CAR_CQOS
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700319 help
320 Cache Quality of Service allows more fine-grained control of cache
321 usage. As result, it is possible to set up portion of L2 cache for
322 CAR and use remainder for actual caching.
323
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530324config USE_APOLLOLAKE_FSP_CAR
325 bool "Use FSP CAR"
326 select FSP_CAR
327 help
Subrata Banik7952e282017-03-14 18:26:27 +0530328 Use FSP APIs to initialize & tear down the Cache-As-Ram.
Subrata Banikfc4c7d82017-03-03 18:23:59 +0530329
Andrey Petrov3f4aece2016-06-27 13:39:34 -0700330endchoice
Saurabh Satija734aa872016-06-21 14:22:16 -0700331
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530332#
333# Each bit in QOS mask controls this many bytes. This is calculated as:
334# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
335#
336
337config CACHE_QOS_SIZE_PER_BIT
338 hex
339 default 0x20000 # 128 KB
340
341config L2_CACHE_SIZE
342 hex
Aaron Durbinfa529bb2018-04-12 14:00:45 -0600343 default 0x400000 if SOC_INTEL_GLK
Subrata Banik8e1c12f12017-03-10 13:51:11 +0530344 default 0x100000
345
Aaron Durbinbdb6cc92016-08-11 09:48:52 -0500346config SPI_FLASH_INCLUDE_ALL_DRIVERS
347 bool
348 default n
349
Brandon Breitenstein135eae92016-09-30 13:57:12 -0700350config SMM_RESERVED_SIZE
351 hex
352 default 0x100000
353
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800354config IFD_CHIPSET
355 string
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700356 default "glk" if SOC_INTEL_GLK
Andrey Petrov4c5b31e2016-11-06 23:43:57 -0800357 default "aplk"
358
Aamir Bohra22b2c792017-06-02 19:07:56 +0530359config CPU_BCLK_MHZ
360 int
361 default 100
362
Mario Scheithauer38b61002017-07-25 10:52:41 +0200363config APL_SKIP_SET_POWER_LIMITS
364 bool
365 default n
366 help
367 Some Apollo Lake mainboards do not need the Running Average Power
368 Limits (RAPL) algorithm for a constant power management.
369 Set this config option to skip the RAPL configuration.
370
Werner Zeh26361862018-11-21 12:36:21 +0100371config APL_SET_MIN_CLOCK_RATIO
372 bool
373 depends on !APL_SKIP_SET_POWER_LIMITS
374 default n
375 help
376 If the power budget of the mainboard is limited, it can be useful to
377 limit the CPU power dissipation at the cost of performance by setting
378 the lowest possible CPU clock. Enable this option if you need smallest
379 possible CPU clock. This setting can be overruled by the OS if it has an
380 p-state driver which can adjust the clock to its need.
381
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700382# M and N divisor values for clock frequency configuration.
383# These values get us a 1.836 MHz clock (ideally we want 1.843 MHz)
384config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
385 hex
386 default 0x25a
387
388config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
389 hex
390 default 0x7fff
391
Bora Guvendik94aed8d2017-11-03 12:40:25 -0700392config SOC_ESPI
393 bool
394 default n
395 help
396 Use eSPI bus instead of LPC
397
Ravi Sarawadi3669a062018-02-27 13:23:42 -0800398config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
399 int
400 default 3
401
Subrata Banikc4986eb2018-05-09 14:55:09 +0530402config SOC_INTEL_I2C_DEV_MAX
403 int
404 default 8
405
Aaron Durbin5c9df702018-04-18 01:05:25 -0600406# Don't include the early page tables in RW_A or RW_B cbfs regions
407config RO_REGION_ONLY
408 string
409 default "pdpt pt"
410
Alexandru Gagniuc7e86cd42015-10-06 10:33:49 -0700411endif