blob: c9f76ebe118e283e18a4cf81c3b9ed96803427f9 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Lance Zhaof51b1272015-11-09 17:06:34 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Arthur Heymansd90154c2022-12-02 13:27:35 +01006#include <arch/ioapic.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +01007#include <console/console.h>
Felix Singer6c3a89c2020-07-26 09:26:52 +02008#include <device/device.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Lance Zhao2fc82d62015-11-16 18:33:21 -080010#include <arch/smp/mpspec.h>
Elyes HAOUAScd4fe0f2019-03-29 17:12:15 +010011#include <assert.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010012#include <device/pci_ops.h>
Shaunak Sahabd427802017-07-18 00:19:33 -070013#include <gpio.h>
14#include <intelblocks/acpi.h>
15#include <intelblocks/pmclib.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010016#include <intelblocks/p2sb.h>
Lance Zhaoe904c7c2015-11-10 19:00:18 -080017#include <soc/iomap.h>
18#include <soc/pm.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070019#include <soc/nvs.h>
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070020#include <soc/pci_devs.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010021#include <soc/systemagent.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +010022
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070023#include "chip.h"
Lance Zhaof51b1272015-11-09 17:06:34 -080024
Hannah Williams0f61da82016-04-18 13:47:08 -070025#define CSTATE_RES(address_space, width, offset, address) \
26 { \
27 .space_id = address_space, \
28 .bit_width = width, \
29 .bit_offset = offset, \
30 .addrl = address, \
31 }
32
Angel Ponse9f10ff2021-10-17 13:28:23 +020033static const acpi_cstate_t cstate_map[] = {
Shaunak Sahabd427802017-07-18 00:19:33 -070034 {
35 /* C1 */
36 .ctype = 1, /* ACPI C1 */
37 .latency = 1,
38 .power = 1000,
39 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_FIXED, 0, 0, 0),
40 },
41 {
42 .ctype = 2, /* ACPI C2 */
43 .latency = 50,
44 .power = 10,
45 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0, 0x415),
46 },
47 {
48 .ctype = 3, /* ACPI C3 */
49 .latency = 150,
50 .power = 10,
51 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0, 0x419),
52 }
53};
54
55uint32_t soc_read_sci_irq_select(void)
Lance Zhaof51b1272015-11-09 17:06:34 -080056{
Angel Ponsf585c6e2021-06-25 10:09:35 +020057 return read32p(soc_read_pmc_base() + IRQ_REG);
Lance Zhaof51b1272015-11-09 17:06:34 -080058}
Lance Zhaoe904c7c2015-11-10 19:00:18 -080059
Mario Scheithauer841416f2017-09-18 17:08:48 +020060void soc_write_sci_irq_select(uint32_t scis)
61{
Angel Ponsf585c6e2021-06-25 10:09:35 +020062 write32p(soc_read_pmc_base() + IRQ_REG, scis);
Mario Scheithauer841416f2017-09-18 17:08:48 +020063}
64
Angel Ponse9f10ff2021-10-17 13:28:23 +020065const acpi_cstate_t *soc_get_cstate_map(size_t *entries)
Lance Zhaoe904c7c2015-11-10 19:00:18 -080066{
Shaunak Sahabd427802017-07-18 00:19:33 -070067 *entries = ARRAY_SIZE(cstate_map);
68 return cstate_map;
Lance Zhaoe904c7c2015-11-10 19:00:18 -080069}
70
Kyösti Mälkkic2b0a4f2020-06-28 22:39:59 +030071void soc_fill_gnvs(struct global_nvs *gnvs)
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070072{
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070073 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +030074 cfg = config_of_soc();
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070075
Aaron Durbin9e815402016-09-13 12:31:57 -050076 /* Enable DPTF based on mainboard configuration */
77 gnvs->dpte = cfg->dptf_enable;
Vaibhav Shankaref8deaf2016-08-23 17:56:17 -070078
79 /* Assign address of PERST_0 if GPIO is defined in devicetree */
80 if (cfg->prt0_gpio != GPIO_PRT0_UDEF)
Elyes Haouas9018dee2022-11-18 15:07:33 +010081 gnvs->prt0 = (uintptr_t)gpio_dwx_address(cfg->prt0_gpio);
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -080082
Venkateswarlu Vinjamuri99ce8a92017-03-22 18:24:52 -070083 /* Get sdcard cd GPIO portid if GPIO is defined in devicetree.
84 * Get offset of sdcard cd pin.
85 */
86 if (cfg->sdcard_cd_gpio) {
87 gnvs->scdp = gpio_get_pad_portid(cfg->sdcard_cd_gpio);
88 gnvs->scdo = gpio_acpi_pin(cfg->sdcard_cd_gpio);
89 }
Shaunak Saha60b46182016-08-02 17:25:13 -070090}
91
Shaunak Sahabd427802017-07-18 00:19:33 -070092int soc_madt_sci_irq_polarity(int sci)
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070093{
Shaunak Sahabd427802017-07-18 00:19:33 -070094 return MP_IRQ_POLARITY_LOW;
Hannah Williams0f61da82016-04-18 13:47:08 -070095}
96
Shaunak Sahabd427802017-07-18 00:19:33 -070097void soc_fill_fadt(acpi_fadt_t *fadt)
Hannah Williams0f61da82016-04-18 13:47:08 -070098{
Shaunak Saha7210ec02017-12-13 09:37:05 -080099 const struct soc_intel_apollolake_config *cfg;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300100 cfg = config_of_soc();
Shaunak Saha7210ec02017-12-13 09:37:05 -0800101
Shaunak Sahabd427802017-07-18 00:19:33 -0700102 fadt->pm_tmr_blk = ACPI_BASE_ADDRESS + PM1_TMR;
103
Shaunak Sahabd427802017-07-18 00:19:33 -0700104 fadt->pm_tmr_len = 4;
Shaunak Sahabd427802017-07-18 00:19:33 -0700105
Kyösti Mälkki88decca2023-04-28 07:04:34 +0300106 fill_fadt_extended_pm_io(fadt);
Shaunak Sahabd427802017-07-18 00:19:33 -0700107
Kyösti Mälkki88decca2023-04-28 07:04:34 +0300108 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
Shaunak Saha7210ec02017-12-13 09:37:05 -0800109
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300110 if (cfg->lpss_s0ix_enable)
Shaunak Saha7210ec02017-12-13 09:37:05 -0800111 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
Shaunak Sahabd427802017-07-18 00:19:33 -0700112}
113
Werner Zeh90cc7e22018-12-14 13:26:04 +0100114static unsigned long soc_fill_dmar(unsigned long current)
115{
Werner Zeh90cc7e22018-12-14 13:26:04 +0100116 uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
117 uint64_t defvtbar = MCHBAR64(DEFVTBAR) & VTBAR_MASK;
118 bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
119 bool defvten = MCHBAR32(DEFVTBAR) & VTBAR_ENABLED;
120 unsigned long tmp;
121
122 /* IGD has to be enabled, GFXVTBAR set and enabled. */
Subrata Banik54a34172021-06-09 03:54:58 +0530123 const bool emit_igd = is_devfn_enabled(SA_DEVFN_IGD) && gfxvtbar && gfxvten;
Angel Ponsc05a3f82020-08-03 12:14:20 +0200124
125 /* First, add DRHD entries */
126 if (emit_igd) {
Werner Zeh90cc7e22018-12-14 13:26:04 +0100127 tmp = current;
128
Shuo Liuf3aaa0e2024-06-25 18:50:06 +0800129 current += acpi_create_dmar_drhd_4k(current, 0, 0, gfxvtbar);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100130 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
131 acpi_dmar_drhd_fixup(tmp, current);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100132 }
133
134 /* DEFVTBAR has to be set and enabled. */
135 if (defvtbar && defvten) {
136 tmp = current;
Arthur Heymans054026c2020-11-12 21:09:56 +0100137 union p2sb_bdf ibdf = p2sb_get_ioapic_bdf();
Arthur Heymans281868e2020-11-12 21:02:11 +0100138 union p2sb_bdf hbdf = p2sb_get_hpet_bdf();
Werner Zeh90cc7e22018-12-14 13:26:04 +0100139 p2sb_hide();
140
Shuo Liuf3aaa0e2024-06-25 18:50:06 +0800141 current += acpi_create_dmar_drhd_4k(current,
Werner Zeh90cc7e22018-12-14 13:26:04 +0100142 DRHD_INCLUDE_PCI_ALL, 0, defvtbar);
Arthur Heymansd90154c2022-12-02 13:27:35 +0100143 current += acpi_create_dmar_ds_ioapic_from_hw(current,
144 IO_APIC_ADDR, ibdf.bus, ibdf.dev, ibdf.fn);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100145 current += acpi_create_dmar_ds_msi_hpet(current,
Arthur Heymans281868e2020-11-12 21:02:11 +0100146 0, hbdf.bus, hbdf.dev, hbdf.fn);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100147 acpi_dmar_drhd_fixup(tmp, current);
148 }
149
Angel Ponsc05a3f82020-08-03 12:14:20 +0200150 /* Then, add RMRR entries after all DRHD entries */
151 if (emit_igd) {
152 tmp = current;
153 current += acpi_create_dmar_rmrr(current, 0,
154 sa_get_gsm_base(), sa_get_tolud_base() - 1);
155 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
156 acpi_dmar_rmrr_fixup(tmp, current);
157 }
158
Werner Zeh90cc7e22018-12-14 13:26:04 +0100159 return current;
160}
161
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700162unsigned long sa_write_acpi_tables(const struct device *const dev,
Werner Zeh90cc7e22018-12-14 13:26:04 +0100163 unsigned long current,
164 struct acpi_rsdp *const rsdp)
165{
166 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
167
168 /* Create DMAR table only if virtualization is enabled. Due to some
169 * constraints on Apollo Lake SoC (some stepping affected), VTD could
170 * not be enabled together with IPU. Doing so will override and disable
171 * VTD while leaving CAPID0_A still reporting that VTD is available.
172 * As in this case FSP will lock VTD to disabled state, we need to make
173 * sure that DMAR table generation only happens when at least DEFVTBAR
174 * is enabled. Otherwise the DMAR header will be generated while the
175 * content of the table will be missing.
176 */
177
178 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
179 !(MCHBAR32(DEFVTBAR) & VTBAR_ENABLED))
180 return current;
181
182 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
183 acpi_create_dmar(dmar, DMAR_INTR_REMAP, soc_fill_dmar);
184 current += dmar->header.length;
185 current = acpi_align_current(current);
186 acpi_add_table(rsdp, dmar);
187 current = acpi_align_current(current);
188
189 return current;
190}
191
Shaunak Sahabd427802017-07-18 00:19:33 -0700192void soc_power_states_generation(int core_id, int cores_per_package)
193{
194 /* Generate P-state tables */
195 generate_p_state_entries(core_id, cores_per_package);
196
197 /* Generate T-state tables */
198 generate_t_state_entries(core_id, cores_per_package);
Hannah Williams0f61da82016-04-18 13:47:08 -0700199}
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700200
201static void acpigen_soc_get_dw0_in_local5(uintptr_t addr)
202{
203 /*
204 * Store (\_SB.GPC0 (addr), Local5)
205 * \_SB.GPC0 is used to read cfg0 value from dw0. It is defined in
206 * gpiolib.asl.
207 */
208 acpigen_write_store();
209 acpigen_emit_namestring("\\_SB.GPC0");
210 acpigen_write_integer(addr);
211 acpigen_emit_byte(LOCAL5_OP);
212}
213
214static int acpigen_soc_get_gpio_val(unsigned int gpio_num, uint32_t mask)
215{
Lee Leahyd8fb3622017-03-09 10:10:25 -0800216 assert(gpio_num < TOTAL_PADS);
Elyes Haouas9018dee2022-11-18 15:07:33 +0100217 uintptr_t addr = (uintptr_t)gpio_dwx_address(gpio_num);
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700218
219 acpigen_soc_get_dw0_in_local5(addr);
220
221 /* If (And (Local5, mask)) */
222 acpigen_write_if_and(LOCAL5_OP, mask);
223
224 /* Store (One, Local0) */
225 acpigen_write_store_ops(ONE_OP, LOCAL0_OP);
226
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700227 /* Else */
228 acpigen_write_else();
229
230 /* Store (Zero, Local0) */
231 acpigen_write_store_ops(ZERO_OP, LOCAL0_OP);
232
233 acpigen_pop_len(); /* Else */
234
235 return 0;
236}
237
238static int acpigen_soc_set_gpio_val(unsigned int gpio_num, uint32_t val)
239{
Lee Leahyd8fb3622017-03-09 10:10:25 -0800240 assert(gpio_num < TOTAL_PADS);
Elyes Haouas9018dee2022-11-18 15:07:33 +0100241 uintptr_t addr = (uintptr_t)gpio_dwx_address(gpio_num);
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700242
243 acpigen_soc_get_dw0_in_local5(addr);
244
245 if (val) {
246 /* Or (Local5, PAD_CFG0_TX_STATE, Local5) */
247 acpigen_write_or(LOCAL5_OP, PAD_CFG0_TX_STATE, LOCAL5_OP);
248 } else {
249 /* Not (PAD_CFG0_TX_STATE, Local6) */
250 acpigen_write_not(PAD_CFG0_TX_STATE, LOCAL6_OP);
251
252 /* And (Local5, Local6, Local5) */
253 acpigen_write_and(LOCAL5_OP, LOCAL6_OP, LOCAL5_OP);
254 }
255
256 /*
257 * \_SB.SPC0 (addr, Local5)
258 * \_SB.SPC0 is used to write cfg0 value in dw0. It is defined in
259 * gpiolib.asl.
260 */
261 acpigen_emit_namestring("\\_SB.SPC0");
262 acpigen_write_integer(addr);
263 acpigen_emit_byte(LOCAL5_OP);
264
265 return 0;
266}
267
268int acpigen_soc_read_rx_gpio(unsigned int gpio_num)
269{
270 return acpigen_soc_get_gpio_val(gpio_num, PAD_CFG0_RX_STATE);
271}
272
273int acpigen_soc_get_tx_gpio(unsigned int gpio_num)
274{
275 return acpigen_soc_get_gpio_val(gpio_num, PAD_CFG0_TX_STATE);
276}
277
278int acpigen_soc_set_tx_gpio(unsigned int gpio_num)
279{
280 return acpigen_soc_set_gpio_val(gpio_num, 1);
281}
282
283int acpigen_soc_clear_tx_gpio(unsigned int gpio_num)
284{
285 return acpigen_soc_set_gpio_val(gpio_num, 0);
286}