blob: d0e7a73a3fe25491b3715b039649bdb262283255 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Lance Zhaof51b1272015-11-09 17:06:34 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +01006#include <console/console.h>
Felix Singer6c3a89c2020-07-26 09:26:52 +02007#include <device/device.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Lance Zhao2fc82d62015-11-16 18:33:21 -08009#include <arch/smp/mpspec.h>
Elyes HAOUAScd4fe0f2019-03-29 17:12:15 +010010#include <assert.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010011#include <device/pci_ops.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070012#include <cbmem.h>
Shaunak Sahabd427802017-07-18 00:19:33 -070013#include <gpio.h>
14#include <intelblocks/acpi.h>
15#include <intelblocks/pmclib.h>
Pratik Prajapatid06c7642017-10-11 11:52:16 -070016#include <intelblocks/sgx.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010017#include <intelblocks/p2sb.h>
Lance Zhaoe904c7c2015-11-10 19:00:18 -080018#include <soc/iomap.h>
19#include <soc/pm.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070020#include <soc/nvs.h>
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070021#include <soc/pci_devs.h>
Werner Zeh90cc7e22018-12-14 13:26:04 +010022#include <soc/systemagent.h>
Aaron Durbin9e815402016-09-13 12:31:57 -050023#include <string.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +010024
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070025#include "chip.h"
Lance Zhaof51b1272015-11-09 17:06:34 -080026
Hannah Williams0f61da82016-04-18 13:47:08 -070027#define CSTATE_RES(address_space, width, offset, address) \
28 { \
29 .space_id = address_space, \
30 .bit_width = width, \
31 .bit_offset = offset, \
32 .addrl = address, \
33 }
34
Shaunak Sahabd427802017-07-18 00:19:33 -070035static acpi_cstate_t cstate_map[] = {
36 {
37 /* C1 */
38 .ctype = 1, /* ACPI C1 */
39 .latency = 1,
40 .power = 1000,
41 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_FIXED, 0, 0, 0),
42 },
43 {
44 .ctype = 2, /* ACPI C2 */
45 .latency = 50,
46 .power = 10,
47 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0, 0x415),
48 },
49 {
50 .ctype = 3, /* ACPI C3 */
51 .latency = 150,
52 .power = 10,
53 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0, 0x419),
54 }
55};
56
57uint32_t soc_read_sci_irq_select(void)
Lance Zhaof51b1272015-11-09 17:06:34 -080058{
Shaunak Sahabd427802017-07-18 00:19:33 -070059 uintptr_t pmc_bar = soc_read_pmc_base();
60 return read32((void *)pmc_bar + IRQ_REG);
Lance Zhaof51b1272015-11-09 17:06:34 -080061}
Lance Zhaoe904c7c2015-11-10 19:00:18 -080062
Mario Scheithauer841416f2017-09-18 17:08:48 +020063void soc_write_sci_irq_select(uint32_t scis)
64{
65 uintptr_t pmc_bar = soc_read_pmc_base();
66 write32((void *)pmc_bar + IRQ_REG, scis);
67}
68
Shaunak Sahabd427802017-07-18 00:19:33 -070069acpi_cstate_t *soc_get_cstate_map(size_t *entries)
Lance Zhaoe904c7c2015-11-10 19:00:18 -080070{
Shaunak Sahabd427802017-07-18 00:19:33 -070071 *entries = ARRAY_SIZE(cstate_map);
72 return cstate_map;
Lance Zhaoe904c7c2015-11-10 19:00:18 -080073}
74
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +030075void acpi_create_gnvs(struct global_nvs *gnvs)
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070076{
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070077 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +030078 cfg = config_of_soc();
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070079
Aaron Durbin9e815402016-09-13 12:31:57 -050080 /* Clear out GNVS. */
81 memset(gnvs, 0, sizeof(*gnvs));
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070082
Julius Wernercd49cce2019-03-05 16:53:33 -080083 if (CONFIG(CONSOLE_CBMEM))
Shaunak Sahabd427802017-07-18 00:19:33 -070084 gnvs->cbmc = (uintptr_t) cbmem_find(CBMEM_ID_CONSOLE);
Furquan Shaikhd01f5a02016-06-13 22:23:49 -070085
Julius Wernercd49cce2019-03-05 16:53:33 -080086 if (CONFIG(CHROMEOS)) {
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070087 /* Initialize Verified Boot data */
Joel Kitching6fbd8742018-08-23 14:56:25 +080088 chromeos_init_chromeos_acpi(&gnvs->chromeos);
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070089 gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
90 }
Shaunak Sahacd9e1e42016-07-12 01:22:33 -070091
Shaunak Saha60b46182016-08-02 17:25:13 -070092 /* Set unknown wake source */
93 gnvs->pm1i = ~0ULL;
Aaron Durbin9e815402016-09-13 12:31:57 -050094
Duncan Laurie1d359b52016-09-21 18:30:44 -070095 /* CPU core count */
96 gnvs->pcnt = dev_count_cpu();
97
Aaron Durbin9e815402016-09-13 12:31:57 -050098 /* Enable DPTF based on mainboard configuration */
99 gnvs->dpte = cfg->dptf_enable;
Vaibhav Shankaref8deaf2016-08-23 17:56:17 -0700100
101 /* Assign address of PERST_0 if GPIO is defined in devicetree */
102 if (cfg->prt0_gpio != GPIO_PRT0_UDEF)
Shaunak Sahabd427802017-07-18 00:19:33 -0700103 gnvs->prt0 = (uintptr_t) gpio_dwx_address(cfg->prt0_gpio);
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -0800104
Venkateswarlu Vinjamuri99ce8a92017-03-22 18:24:52 -0700105 /* Get sdcard cd GPIO portid if GPIO is defined in devicetree.
106 * Get offset of sdcard cd pin.
107 */
108 if (cfg->sdcard_cd_gpio) {
109 gnvs->scdp = gpio_get_pad_portid(cfg->sdcard_cd_gpio);
110 gnvs->scdo = gpio_acpi_pin(cfg->sdcard_cd_gpio);
111 }
Pratik Prajapatid06c7642017-10-11 11:52:16 -0700112
Julius Wernercd49cce2019-03-05 16:53:33 -0800113 if (CONFIG(SOC_INTEL_COMMON_BLOCK_SGX))
Pratik Prajapatid06c7642017-10-11 11:52:16 -0700114 sgx_fill_gnvs(gnvs);
Subrata Banikb6df6b02020-01-03 15:29:02 +0530115
116 /* Fill in Above 4GB MMIO resource */
117 sa_fill_gnvs(gnvs);
Shaunak Saha60b46182016-08-02 17:25:13 -0700118}
119
Shaunak Sahabd427802017-07-18 00:19:33 -0700120uint32_t acpi_fill_soc_wake(uint32_t generic_pm1_en,
121 const struct chipset_power_state *ps)
Shaunak Saha60b46182016-08-02 17:25:13 -0700122{
Shaunak Saha60b46182016-08-02 17:25:13 -0700123 /*
Shaunak Saha60b46182016-08-02 17:25:13 -0700124 * WAK_STS bit is set when the system is in one of the sleep states
125 * (via the SLP_EN bit) and an enabled wake event occurs. Upon setting
126 * this bit, the PMC will transition the system to the ON state and
127 * can only be set by hardware and can only be cleared by writing a one
128 * to this bit position.
129 */
Shaunak Saha60b46182016-08-02 17:25:13 -0700130
Shaunak Sahabd427802017-07-18 00:19:33 -0700131 generic_pm1_en |= WAK_STS | RTC_EN | PWRBTN_EN;
132 return generic_pm1_en;
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700133}
134
Shaunak Sahabd427802017-07-18 00:19:33 -0700135int soc_madt_sci_irq_polarity(int sci)
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700136{
Shaunak Sahabd427802017-07-18 00:19:33 -0700137 return MP_IRQ_POLARITY_LOW;
Hannah Williams0f61da82016-04-18 13:47:08 -0700138}
139
Shaunak Sahabd427802017-07-18 00:19:33 -0700140void soc_fill_fadt(acpi_fadt_t *fadt)
Hannah Williams0f61da82016-04-18 13:47:08 -0700141{
Shaunak Saha7210ec02017-12-13 09:37:05 -0800142 const struct soc_intel_apollolake_config *cfg;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300143 cfg = config_of_soc();
Shaunak Saha7210ec02017-12-13 09:37:05 -0800144
Shaunak Sahabd427802017-07-18 00:19:33 -0700145 fadt->pm_tmr_blk = ACPI_BASE_ADDRESS + PM1_TMR;
146
147 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
148 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
149
150 fadt->pm_tmr_len = 4;
151 fadt->duty_width = 3;
152
153 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
154
Elyes HAOUAS04071f42020-07-20 17:05:24 +0200155 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Shaunak Sahabd427802017-07-18 00:19:33 -0700156 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
157 fadt->x_pm_tmr_blk.addrl = ACPI_BASE_ADDRESS + PM1_TMR;
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100158 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Shaunak Saha7210ec02017-12-13 09:37:05 -0800159
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300160 if (cfg->lpss_s0ix_enable)
Shaunak Saha7210ec02017-12-13 09:37:05 -0800161 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
Shaunak Sahabd427802017-07-18 00:19:33 -0700162}
163
Werner Zeh90cc7e22018-12-14 13:26:04 +0100164static unsigned long soc_fill_dmar(unsigned long current)
165{
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300166 struct device *const igfx_dev = pcidev_path_on_root(SA_DEVFN_IGD);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100167 uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
168 uint64_t defvtbar = MCHBAR64(DEFVTBAR) & VTBAR_MASK;
169 bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
170 bool defvten = MCHBAR32(DEFVTBAR) & VTBAR_ENABLED;
171 unsigned long tmp;
172
173 /* IGD has to be enabled, GFXVTBAR set and enabled. */
Angel Ponsc05a3f82020-08-03 12:14:20 +0200174 const bool emit_igd = is_dev_enabled(igfx_dev) && gfxvtbar && gfxvten;
175
176 /* First, add DRHD entries */
177 if (emit_igd) {
Werner Zeh90cc7e22018-12-14 13:26:04 +0100178 tmp = current;
179
180 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
181 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
182 acpi_dmar_drhd_fixup(tmp, current);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100183 }
184
185 /* DEFVTBAR has to be set and enabled. */
186 if (defvtbar && defvten) {
187 tmp = current;
Arthur Heymans054026c2020-11-12 21:09:56 +0100188 union p2sb_bdf ibdf = p2sb_get_ioapic_bdf();
Arthur Heymans281868e2020-11-12 21:02:11 +0100189 union p2sb_bdf hbdf = p2sb_get_hpet_bdf();
Werner Zeh90cc7e22018-12-14 13:26:04 +0100190 p2sb_hide();
191
192 current += acpi_create_dmar_drhd(current,
193 DRHD_INCLUDE_PCI_ALL, 0, defvtbar);
194 current += acpi_create_dmar_ds_ioapic(current,
Arthur Heymans054026c2020-11-12 21:09:56 +0100195 2, ibdf.bus, ibdf.dev, ibdf.fn);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100196 current += acpi_create_dmar_ds_msi_hpet(current,
Arthur Heymans281868e2020-11-12 21:02:11 +0100197 0, hbdf.bus, hbdf.dev, hbdf.fn);
Werner Zeh90cc7e22018-12-14 13:26:04 +0100198 acpi_dmar_drhd_fixup(tmp, current);
199 }
200
Angel Ponsc05a3f82020-08-03 12:14:20 +0200201 /* Then, add RMRR entries after all DRHD entries */
202 if (emit_igd) {
203 tmp = current;
204 current += acpi_create_dmar_rmrr(current, 0,
205 sa_get_gsm_base(), sa_get_tolud_base() - 1);
206 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
207 acpi_dmar_rmrr_fixup(tmp, current);
208 }
209
Werner Zeh90cc7e22018-12-14 13:26:04 +0100210 return current;
211}
212
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700213unsigned long sa_write_acpi_tables(const struct device *const dev,
Werner Zeh90cc7e22018-12-14 13:26:04 +0100214 unsigned long current,
215 struct acpi_rsdp *const rsdp)
216{
217 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
218
219 /* Create DMAR table only if virtualization is enabled. Due to some
220 * constraints on Apollo Lake SoC (some stepping affected), VTD could
221 * not be enabled together with IPU. Doing so will override and disable
222 * VTD while leaving CAPID0_A still reporting that VTD is available.
223 * As in this case FSP will lock VTD to disabled state, we need to make
224 * sure that DMAR table generation only happens when at least DEFVTBAR
225 * is enabled. Otherwise the DMAR header will be generated while the
226 * content of the table will be missing.
227 */
228
229 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
230 !(MCHBAR32(DEFVTBAR) & VTBAR_ENABLED))
231 return current;
232
233 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
234 acpi_create_dmar(dmar, DMAR_INTR_REMAP, soc_fill_dmar);
235 current += dmar->header.length;
236 current = acpi_align_current(current);
237 acpi_add_table(rsdp, dmar);
238 current = acpi_align_current(current);
239
240 return current;
241}
242
Shaunak Sahabd427802017-07-18 00:19:33 -0700243void soc_power_states_generation(int core_id, int cores_per_package)
244{
245 /* Generate P-state tables */
246 generate_p_state_entries(core_id, cores_per_package);
247
248 /* Generate T-state tables */
249 generate_t_state_entries(core_id, cores_per_package);
Hannah Williams0f61da82016-04-18 13:47:08 -0700250}
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700251
252static void acpigen_soc_get_dw0_in_local5(uintptr_t addr)
253{
254 /*
255 * Store (\_SB.GPC0 (addr), Local5)
256 * \_SB.GPC0 is used to read cfg0 value from dw0. It is defined in
257 * gpiolib.asl.
258 */
259 acpigen_write_store();
260 acpigen_emit_namestring("\\_SB.GPC0");
261 acpigen_write_integer(addr);
262 acpigen_emit_byte(LOCAL5_OP);
263}
264
265static int acpigen_soc_get_gpio_val(unsigned int gpio_num, uint32_t mask)
266{
Lee Leahyd8fb3622017-03-09 10:10:25 -0800267 assert(gpio_num < TOTAL_PADS);
Shaunak Sahabd427802017-07-18 00:19:33 -0700268 uintptr_t addr = (uintptr_t) gpio_dwx_address(gpio_num);
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700269
270 acpigen_soc_get_dw0_in_local5(addr);
271
272 /* If (And (Local5, mask)) */
273 acpigen_write_if_and(LOCAL5_OP, mask);
274
275 /* Store (One, Local0) */
276 acpigen_write_store_ops(ONE_OP, LOCAL0_OP);
277
278 acpigen_pop_len(); /* If */
279
280 /* Else */
281 acpigen_write_else();
282
283 /* Store (Zero, Local0) */
284 acpigen_write_store_ops(ZERO_OP, LOCAL0_OP);
285
286 acpigen_pop_len(); /* Else */
287
288 return 0;
289}
290
291static int acpigen_soc_set_gpio_val(unsigned int gpio_num, uint32_t val)
292{
Lee Leahyd8fb3622017-03-09 10:10:25 -0800293 assert(gpio_num < TOTAL_PADS);
Shaunak Sahabd427802017-07-18 00:19:33 -0700294 uintptr_t addr = (uintptr_t) gpio_dwx_address(gpio_num);
Furquan Shaikh00a9e382016-10-20 22:45:26 -0700295
296 acpigen_soc_get_dw0_in_local5(addr);
297
298 if (val) {
299 /* Or (Local5, PAD_CFG0_TX_STATE, Local5) */
300 acpigen_write_or(LOCAL5_OP, PAD_CFG0_TX_STATE, LOCAL5_OP);
301 } else {
302 /* Not (PAD_CFG0_TX_STATE, Local6) */
303 acpigen_write_not(PAD_CFG0_TX_STATE, LOCAL6_OP);
304
305 /* And (Local5, Local6, Local5) */
306 acpigen_write_and(LOCAL5_OP, LOCAL6_OP, LOCAL5_OP);
307 }
308
309 /*
310 * \_SB.SPC0 (addr, Local5)
311 * \_SB.SPC0 is used to write cfg0 value in dw0. It is defined in
312 * gpiolib.asl.
313 */
314 acpigen_emit_namestring("\\_SB.SPC0");
315 acpigen_write_integer(addr);
316 acpigen_emit_byte(LOCAL5_OP);
317
318 return 0;
319}
320
321int acpigen_soc_read_rx_gpio(unsigned int gpio_num)
322{
323 return acpigen_soc_get_gpio_val(gpio_num, PAD_CFG0_RX_STATE);
324}
325
326int acpigen_soc_get_tx_gpio(unsigned int gpio_num)
327{
328 return acpigen_soc_get_gpio_val(gpio_num, PAD_CFG0_TX_STATE);
329}
330
331int acpigen_soc_set_tx_gpio(unsigned int gpio_num)
332{
333 return acpigen_soc_set_gpio_val(gpio_num, 1);
334}
335
336int acpigen_soc_clear_tx_gpio(unsigned int gpio_num)
337{
338 return acpigen_soc_set_gpio_val(gpio_num, 0);
339}