blob: dfdd2fa34eef453d2571f92f1d415cf3393164d5 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer30140a52009-03-11 16:20:39 +00002
3#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +02004#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Patrick Georgi6444bd42012-07-06 11:31:39 +02006#include <delay.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <arch/io.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +00008#include <device/device.h>
9#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Stefan Reinauer30140a52009-03-11 16:20:39 +000011#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020012#include <option.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020013#include <edid.h>
14#include <drivers/intel/gma/edid.h>
15#include <drivers/intel/gma/i915.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020016#include <drivers/intel/gma/opregion.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020017#include <string.h>
Vladimir Serbinenko0092c992014-08-21 01:06:53 +020018#include <pc80/vga.h>
19#include <pc80/vga_io.h>
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020020#include <commonlib/helpers.h>
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020021#include <cbmem.h>
22#include <southbridge/intel/i82801gx/nvs.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020023#include <types.h>
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020024
Patrick Georgice6e9fe2012-07-20 12:37:06 +020025#include "i945.h"
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020026#include "chip.h"
Stefan Reinauer30140a52009-03-11 16:20:39 +000027
Patrick Georgi6444bd42012-07-06 11:31:39 +020028#define GDRST 0xc0
Arthur Heymansc057a0612016-10-22 14:16:48 +020029#define MSAC 0x62 /* Multi Size Aperture Control */
Patrick Georgi6444bd42012-07-06 11:31:39 +020030
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020031#define LVDS_CLOCK_A_POWERUP_ALL (3 << 8)
32#define LVDS_CLOCK_B_POWERUP_ALL (3 << 4)
33#define LVDS_CLOCK_BOTH_POWERUP_ALL (3 << 2)
Elyes HAOUAS8868fc62017-06-28 20:41:53 +020034
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020035#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
36
Elyes HAOUAS692e7df2017-06-28 20:44:41 +020037#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020038
39#define PGETBL_CTL 0x2020
40#define PGETBL_ENABLED 0x00000001
41
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020042#define BASE_FREQUENCY 100000
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020043
Arthur Heymans8e079002017-01-14 22:31:54 +010044#define DEFAULT_BLC_PWM 180
45
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +020046uintptr_t gma_get_gnvs_aslb(const void *gnvs)
47{
48 const global_nvs_t *gnvs_ptr = gnvs;
49 return (uintptr_t)(gnvs_ptr ? gnvs_ptr->aslb : 0);
50}
51
52void gma_set_gnvs_aslb(void *gnvs, uintptr_t aslb)
53{
54 global_nvs_t *gnvs_ptr = gnvs;
55 if (gnvs_ptr)
56 gnvs_ptr->aslb = aslb;
57}
58
Arthur Heymans85cfddb2017-02-06 13:47:21 +010059static int gtt_setup(u8 *mmiobase)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020060{
61 unsigned long PGETBL_save;
Paul Menzelcc95f182014-06-05 22:45:35 +020062 unsigned long tom; // top of memory
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020063
Paul Menzelcc95f182014-06-05 22:45:35 +020064 /*
65 * The Video BIOS places the GTT right below top of memory.
Denis 'GNUtoo' Carikli16110e72014-10-14 07:33:53 +020066 */
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030067 tom = pci_read_config8(pcidev_on_root(0, 0), TOLUD) << 24;
Paul Menzelcc95f182014-06-05 22:45:35 +020068 PGETBL_save = tom - 256 * KiB;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020069 PGETBL_save |= PGETBL_ENABLED;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020070 PGETBL_save |= 2; /* set GTT to 256kb */
71
72 write32(mmiobase + GFX_FLSH_CNTL, 0);
73
74 write32(mmiobase + PGETBL_CTL, PGETBL_save);
75
76 /* verify */
77 if (read32(mmiobase + PGETBL_CTL) & PGETBL_ENABLED) {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010078 printk(BIOS_DEBUG, "%s is enabled.\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020079 } else {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +010080 printk(BIOS_DEBUG, "%s failed!!!\n", __func__);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020081 return 1;
82 }
83 write32(mmiobase + GFX_FLSH_CNTL, 0);
84
85 return 0;
86}
87
Arthur Heymansb59bcb22016-09-05 22:46:11 +020088static int intel_gma_init_lvds(struct northbridge_intel_i945_config *conf,
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020089 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +010090 u8 *mmiobase, unsigned int pgfx)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020091{
92 struct edid edid;
Mono2e4f83b2015-09-07 21:15:26 +020093 struct edid_mode *mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020094 u8 edid_data[128];
95 unsigned long temp;
96 int hpolarity, vpolarity;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +020097 u32 smallest_err = 0xffffffff;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +020098 u32 target_frequency;
99 u32 pixel_p1 = 1;
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200100 u32 pixel_p2;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200101 u32 pixel_n = 1;
102 u32 pixel_m1 = 1;
103 u32 pixel_m2 = 1;
104 u32 hactive, vactive, right_border, bottom_border;
105 u32 vsync, hsync, vblank, hblank, hfront_porch, vfront_porch;
106 u32 i, j;
107 u32 uma_size;
108 u16 reg16;
109
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200110 printk(BIOS_SPEW,
Francis Rowe71512b22015-03-16 05:31:40 +0000111 "i915lightup: graphics %p mmio %p addrport %04x physbase %08x\n",
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100112 (void *)pgfx, mmiobase, piobase, pphysbase);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200113
Arthur Heymans8da22862017-08-06 15:56:30 +0200114 intel_gmbus_read_edid(mmiobase + GMBUS0, GMBUS_PORT_PANEL, 0x50,
115 edid_data, sizeof(edid_data));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200116 decode_edid(edid_data, sizeof(edid_data), &edid);
Mono2e4f83b2015-09-07 21:15:26 +0200117 mode = &edid.mode;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200118
Mono2e4f83b2015-09-07 21:15:26 +0200119 hpolarity = (mode->phsync == '-');
120 vpolarity = (mode->pvsync == '-');
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200121 hactive = edid.x_resolution;
122 vactive = edid.y_resolution;
Mono2e4f83b2015-09-07 21:15:26 +0200123 right_border = mode->hborder;
124 bottom_border = mode->vborder;
125 vblank = mode->vbl;
126 hblank = mode->hbl;
127 vsync = mode->vspw;
128 hsync = mode->hspw;
129 hfront_porch = mode->hso;
130 vfront_porch = mode->vso;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200131
132 for (i = 0; i < 2; i++)
133 for (j = 0; j < 0x100; j++)
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200134 /* R = j, G = j, B = j. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100135 write32(mmiobase + PALETTE(i) + 4 * j, 0x10101 * j);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200136
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100137 write32(mmiobase + PCH_PP_CONTROL, PANEL_UNLOCK_REGS
138 | (read32(mmiobase + PCH_PP_CONTROL) & ~PANEL_UNLOCK_MASK));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200139
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100140 write32(mmiobase + MI_ARB_STATE, MI_ARB_C3_LP_WRITE_ENABLE | (1 << 27));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200141 /* Clean registers. */
142 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100143 write32(mmiobase + RENDER_RING_BASE + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200144 for (i = 0; i < 0x20; i += 4)
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100145 write32(mmiobase + FENCE_REG_965_0 + i, 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200146
147 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100148 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200149
150 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100151 write32(mmiobase + PIPECONF(0), 0);
152 write32(mmiobase + PIPECONF(1), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200153
154 /* Init PRB0. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100155 write32(mmiobase + HWS_PGA, 0x352d2000);
156 write32(mmiobase + PRB0_CTL, 0);
157 write32(mmiobase + PRB0_HEAD, 0);
158 write32(mmiobase + PRB0_TAIL, 0);
159 write32(mmiobase + PRB0_START, 0);
160 write32(mmiobase + PRB0_CTL, 0x0001f001);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200161
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100162 write32(mmiobase + D_STATE, DSTATE_PLL_D3_OFF
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200163 | DSTATE_GFX_CLOCK_GATING | DSTATE_DOT_CLOCK_GATING);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100164 write32(mmiobase + ECOSKPD, 0x00010000);
165 write32(mmiobase + HWSTAM, 0xeffe);
166 write32(mmiobase + PORT_HOTPLUG_EN, conf->gpu_hotplug);
167 write32(mmiobase + INSTPM, 0x08000000 | INSTPM_AGPBUSY_DIS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200168
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200169 /* p2 divisor must 7 for dual channel LVDS */
170 /* and 14 for single channel LVDS */
171 pixel_p2 = mode->lvds_dual_channel ? 7 : 14;
172 target_frequency = mode->pixel_clock;
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200173
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200174 /* Find suitable divisors, m1, m2, p1, n. */
175 /* refclock * (5 * (m1 + 2) + (m1 + 2)) / (n + 2) / p1 / p2 */
176 /* should be closest to target frequency as possible */
177 u32 candn, candm1, candm2, candp1;
178 for (candm1 = 8; candm1 <= 18; candm1++) {
179 for (candm2 = 3; candm2 <= 7; candm2++) {
180 for (candn = 1; candn <= 6; candn++) {
181 for (candp1 = 1; candp1 <= 8; candp1++) {
182 u32 m = 5 * (candm1 + 2) + (candm2 + 2);
183 u32 p = candp1 * pixel_p2;
184 u32 vco = DIV_ROUND_CLOSEST(BASE_FREQUENCY * m, candn + 2);
185 u32 dot = DIV_ROUND_CLOSEST(vco, p);
Arthur Heymans75f91312016-10-12 01:04:28 +0200186 u32 this_err = MAX(dot, target_frequency) -
187 MIN(dot, target_frequency);
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200188 if ((m < 70) || (m > 120))
189 continue;
190 if (this_err < smallest_err) {
191 smallest_err = this_err;
192 pixel_n = candn;
193 pixel_m1 = candm1;
194 pixel_m2 = candm2;
195 pixel_p1 = candp1;
196 }
197 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200198 }
199 }
200 }
201
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200202 if (smallest_err == 0xffffffff) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100203 printk(BIOS_ERR, "Couldn't find GFX clock divisors\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200204 return -1;
205 }
206
207 printk(BIOS_INFO, "bringing up panel at resolution %d x %d\n",
208 hactive, vactive);
209 printk(BIOS_DEBUG, "Borders %d x %d\n", right_border, bottom_border);
210 printk(BIOS_DEBUG, "Blank %d x %d\n", hblank, vblank);
211 printk(BIOS_DEBUG, "Sync %d x %d\n", hsync, vsync);
212 printk(BIOS_DEBUG, "Front porch %d x %d\n", hfront_porch, vfront_porch);
213 printk(BIOS_DEBUG, (conf->gpu_lvds_use_spread_spectrum_clock
214 ? "Spread spectrum clock\n"
215 : "DREF clock\n"));
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200216 printk(BIOS_DEBUG, (mode->lvds_dual_channel
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200217 ? "Dual channel\n"
218 : "Single channel\n"));
219 printk(BIOS_DEBUG, "Polarities %d, %d\n",
220 hpolarity, vpolarity);
221 printk(BIOS_DEBUG, "Pixel N=%d, M1=%d, M2=%d, P1=%d\n",
222 pixel_n, pixel_m1, pixel_m2, pixel_p1);
223 printk(BIOS_DEBUG, "Pixel clock %d kHz\n",
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200224 BASE_FREQUENCY * (5 * (pixel_m1 + 2) + (pixel_m2 + 2)) /
225 (pixel_n + 2) / (pixel_p1 * pixel_p2));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200226
Julius Wernercd49cce2019-03-05 16:53:33 -0800227 printk(BIOS_INFO, "VGA mode: %s\n", CONFIG(LINEAR_FRAMEBUFFER) ?
Paul Menzelbcf9a0a2018-02-18 10:05:53 +0100228 "Linear framebuffer" : "text");
Julius Wernercd49cce2019-03-05 16:53:33 -0800229 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200230 /* Disable panel fitter (we're in native resolution). */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100231 write32(mmiobase + PF_CTL(0), 0);
232 write32(mmiobase + PF_WIN_SZ(0), 0);
233 write32(mmiobase + PF_WIN_POS(0), 0);
234 write32(mmiobase + PFIT_PGM_RATIOS, 0);
235 write32(mmiobase + PFIT_CONTROL, 0);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200236 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100237 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
238 write32(mmiobase + PF_WIN_POS(0), 0);
239 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
240 write32(mmiobase + PFIT_CONTROL, PFIT_ENABLE
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200241 | (1 << PFIT_PIPE_SHIFT) | HORIZ_AUTO_SCALE
242 | VERT_AUTO_SCALE);
243 }
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200244
245 mdelay(1);
246
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100247 write32(mmiobase + DSPCNTR(0), DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200248 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
249
250 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100251 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
252 | (read32(mmiobase + PP_CONTROL) & ~PANEL_UNLOCK_MASK));
253 write32(mmiobase + FP0(1),
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200254 (pixel_n << 16)
255 | (pixel_m1 << 8) | pixel_m2);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100256 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200257 DPLL_VGA_MODE_DIS |
258 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200259 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200260 : DPLLB_LVDS_P2_CLOCK_DIV_14)
261 | (conf->gpu_lvds_use_spread_spectrum_clock
262 ? DPLL_INTEGRATED_CLOCK_VLV | DPLL_INTEGRATED_CRI_CLK_VLV
263 : 0)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200264 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200265 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100266 write32(mmiobase + DPLL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200267 DPLL_VGA_MODE_DIS |
268 DPLL_VCO_ENABLE | DPLLB_MODE_LVDS
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200269 | (mode->lvds_dual_channel ? DPLLB_LVDS_P2_CLOCK_DIV_7
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200270 : DPLLB_LVDS_P2_CLOCK_DIV_14)
271 | ((conf->gpu_lvds_use_spread_spectrum_clock ? 3 : 0) << 13)
Arthur Heymans7dfc8a52016-09-02 22:35:32 +0200272 | (0x10000 << (pixel_p1 - 1)));
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200273 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100274 write32(mmiobase + HTOTAL(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200275 ((hactive + right_border + hblank - 1) << 16)
276 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100277 write32(mmiobase + HBLANK(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200278 ((hactive + right_border + hblank - 1) << 16)
279 | (hactive + right_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100280 write32(mmiobase + HSYNC(1),
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200281 ((hactive + right_border + hfront_porch + hsync - 1) << 16)
282 | (hactive + right_border + hfront_porch - 1));
283
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100284 write32(mmiobase + VTOTAL(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200285 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100286 write32(mmiobase + VBLANK(1), ((vactive + bottom_border + vblank - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200287 | (vactive + bottom_border - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100288 write32(mmiobase + VSYNC(1),
Arthur Heymansc8c73a62016-10-13 14:12:45 +0200289 ((vactive + bottom_border + vfront_porch + vsync - 1) << 16)
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200290 | (vactive + bottom_border + vfront_porch - 1));
291
Julius Wernercd49cce2019-03-05 16:53:33 -0800292 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100293 write32(mmiobase + PIPESRC(1), ((hactive - 1) << 16)
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200294 | (vactive - 1));
295 } else {
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100296 write32(mmiobase + PIPESRC(1), (639 << 16) | 399);
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200297 }
298
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200299 mdelay(1);
300
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100301 write32(mmiobase + DSPSIZE(0), (hactive - 1) | ((vactive - 1) << 16));
302 write32(mmiobase + DSPPOS(0), 0);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200303
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200304 edid.bytes_per_line = (edid.bytes_per_line + 63) & ~63;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100305 write32(mmiobase + DSPADDR(0), 0);
306 write32(mmiobase + DSPSURF(0), 0);
307 write32(mmiobase + DSPSTRIDE(0), edid.bytes_per_line);
308 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200309 | DISPPLANE_SEL_PIPE_B | DISPPLANE_GAMMA_ENABLE);
310 mdelay(1);
311
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100312 write32(mmiobase + PIPECONF(1), PIPECONF_ENABLE);
313 write32(mmiobase + LVDS, LVDS_ON
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200314 | (hpolarity << 20) | (vpolarity << 21)
Vladimir Serbinenko551cff02015-10-10 23:58:08 +0200315 | (mode->lvds_dual_channel ? LVDS_CLOCK_B_POWERUP_ALL
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200316 | LVDS_CLOCK_BOTH_POWERUP_ALL : 0)
317 | LVDS_CLOCK_A_POWERUP_ALL
318 | LVDS_PIPE(1));
319
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100320 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
321 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200322 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100323 write32(mmiobase + PP_CONTROL, PANEL_UNLOCK_REGS
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200324 | PANEL_POWER_ON | PANEL_POWER_RESET);
325
Arthur Heymans70a8e342017-03-09 11:30:23 +0100326 printk(BIOS_DEBUG, "waiting for panel powerup\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200327 while (1) {
328 u32 reg32;
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100329 reg32 = read32(mmiobase + PP_STATUS);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200330 if ((reg32 & PP_SEQUENCE_MASK) == PP_SEQUENCE_NONE)
331 break;
332 }
Arthur Heymans70a8e342017-03-09 11:30:23 +0100333 printk(BIOS_DEBUG, "panel powered up\n");
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200334
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100335 write32(mmiobase + PP_CONTROL, PANEL_POWER_ON | PANEL_POWER_RESET);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200336
337 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100338 write32(mmiobase + DEIIR, 0xffffffff);
339 write32(mmiobase + SDEIIR, 0xffffffff);
340 write32(mmiobase + IIR, 0xffffffff);
341 write32(mmiobase + IMR, 0xffffffff);
342 write32(mmiobase + EIR, 0xffffffff);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200343
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100344 if (gtt_setup(mmiobase)) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200345 printk(BIOS_ERR, "ERROR: GTT Setup Failed!!!\n");
346 return 0;
347 }
348
349 /* Setup GTT. */
350
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300351 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200352 uma_size = 0;
353 if (!(reg16 & 2)) {
Arthur Heymans874a8f92016-05-19 16:06:09 +0200354 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200355 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
356 }
357
Arthur Heymans70a8e342017-03-09 11:30:23 +0100358 for (i = 0; i < (uma_size - 256) / 4; i++) {
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200359 outl((i << 2) | 1, piobase);
360 outl(pphysbase + (i << 12) + 1, piobase + 4);
361 }
362
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100363 temp = read32(mmiobase + PGETBL_CTL);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200364 printk(BIOS_INFO, "GTT PGETBL_CTL register: 0x%lx\n", temp);
365
366 if (temp & 1)
367 printk(BIOS_INFO, "GTT Enabled\n");
368 else
369 printk(BIOS_ERR, "ERROR: GTT is still Disabled!!!\n");
370
Julius Wernercd49cce2019-03-05 16:53:33 -0800371 if (CONFIG(LINEAR_FRAMEBUFFER)) {
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200372 printk(BIOS_SPEW, "memset %p to 0x00 for %d bytes\n",
373 (void *)pgfx, hactive * vactive * 4);
374 memset((void *)pgfx, 0x00, hactive * vactive * 4);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200375
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200376 set_vbe_mode_info_valid(&edid, pgfx);
377 } else {
378 vga_misc_write(0x67);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200379
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100380 write32(mmiobase + DSPCNTR(0), DISPPLANE_SEL_PIPE_B);
381 write32(mmiobase + VGACNTRL, 0x02c4008e
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200382 | VGA_PIPE_B_SELECT);
Vladimir Serbinenko0092c992014-08-21 01:06:53 +0200383
Arthur Heymans9c5fc622016-10-18 02:15:44 +0200384 vga_textmode_init();
385 }
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200386 return 0;
387}
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200388
389static int intel_gma_init_vga(struct northbridge_intel_i945_config *conf,
390 unsigned int pphysbase, unsigned int piobase,
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100391 u8 *mmiobase, unsigned int pgfx)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200392{
393 int i;
394 u32 hactive, vactive;
395 u16 reg16;
396 u32 uma_size;
397
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100398 printk(BIOS_SPEW, "mmiobase %x addrport %x physbase %x\n",
399 (u32)mmiobase, piobase, pphysbase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200400
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100401 gtt_setup(mmiobase);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200402
403 /* Disable VGA. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100404 write32(mmiobase + VGACNTRL, VGA_DISP_DISABLE);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200405
406 /* Disable pipes. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100407 write32(mmiobase + PIPECONF(0), 0);
408 write32(mmiobase + PIPECONF(1), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200409
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100410 write32(mmiobase + INSTPM, 0x800);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200411
412 vga_gr_write(0x18, 0);
413
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100414 write32(mmiobase + VGA0, 0x200074);
415 write32(mmiobase + VGA1, 0x200074);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200416
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100417 write32(mmiobase + DSPFW3, 0x7f3f00c1 & ~PINEVIEW_SELF_REFRESH_EN);
418 write32(mmiobase + DSPCLK_GATE_D, 0);
419 write32(mmiobase + FW_BLC, 0x03060106);
420 write32(mmiobase + FW_BLC2, 0x00000306);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200421
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100422 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200423 | ADPA_PIPE_A_SELECT
424 | ADPA_USE_VGA_HVPOLARITY
425 | ADPA_VSYNC_CNTL_ENABLE
426 | ADPA_HSYNC_CNTL_ENABLE
427 | ADPA_DPMS_ON
428 );
429
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100430 write32(mmiobase + 0x7041c, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200431
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100432 write32(mmiobase + DPLL_MD(0), 0x3);
433 write32(mmiobase + DPLL_MD(1), 0x3);
434 write32(mmiobase + DSPCNTR(1), 0x1000000);
435 write32(mmiobase + PIPESRC(1), 0x027f01df);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200436
437 vga_misc_write(0x67);
438 const u8 cr[] = { 0x5f, 0x4f, 0x50, 0x82, 0x55, 0x81, 0xbf, 0x1f,
439 0x00, 0x4f, 0x0d, 0x0e, 0x00, 0x00, 0x00, 0x00,
440 0x9c, 0x8e, 0x8f, 0x28, 0x1f, 0x96, 0xb9, 0xa3,
441 0xff
442 };
443 vga_cr_write(0x11, 0);
444
445 for (i = 0; i <= 0x18; i++)
446 vga_cr_write(i, cr[i]);
447
448 // Disable screen memory to prevent garbage from appearing.
449 vga_sr_write(1, vga_sr_read(1) | 0x20);
450 hactive = 640;
451 vactive = 400;
452
453 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100454 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200455 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
456 | DPLL_VGA_MODE_DIS
457 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
458 | 0x400601
459 );
460 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100461 write32(mmiobase + DPLL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200462 DPLL_VCO_ENABLE | DPLLB_MODE_DAC_SERIAL
463 | DPLL_VGA_MODE_DIS
464 | DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
465 | 0x400601
466 );
467
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100468 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200469 | ADPA_PIPE_A_SELECT
470 | ADPA_USE_VGA_HVPOLARITY
471 | ADPA_VSYNC_CNTL_ENABLE
472 | ADPA_HSYNC_CNTL_ENABLE
473 | ADPA_DPMS_ON
474 );
475
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100476 write32(mmiobase + HTOTAL(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200477 ((hactive - 1) << 16)
478 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100479 write32(mmiobase + HBLANK(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200480 ((hactive - 1) << 16)
481 | (hactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100482 write32(mmiobase + HSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200483 ((hactive - 1) << 16)
484 | (hactive - 1));
485
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100486 write32(mmiobase + VTOTAL(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200487 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100488 write32(mmiobase + VBLANK(0), ((vactive - 1) << 16)
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200489 | (vactive - 1));
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100490 write32(mmiobase + VSYNC(0),
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200491 ((vactive - 1) << 16)
492 | (vactive - 1));
493
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100494 write32(mmiobase + PF_WIN_POS(0), 0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200495
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100496 write32(mmiobase + PIPESRC(0), (639 << 16) | 399);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100497 write32(mmiobase + PF_CTL(0), PF_ENABLE | PF_FILTER_MED_3x3);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100498 write32(mmiobase + PF_WIN_SZ(0), vactive | (hactive << 16));
499 write32(mmiobase + PFIT_CONTROL, 0x0);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200500
501 mdelay(1);
502
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100503 write32(mmiobase + FDI_RX_CTL(0), 0x00002040);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200504 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100505 write32(mmiobase + FDI_RX_CTL(0), 0x80002050);
506 write32(mmiobase + FDI_TX_CTL(0), 0x00044000);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200507 mdelay(1);
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100508 write32(mmiobase + FDI_TX_CTL(0), 0x80044000);
509 write32(mmiobase + PIPECONF(0), PIPECONF_ENABLE | PIPECONF_BPP_6 | PIPECONF_DITHER_EN);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200510
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100511 write32(mmiobase + VGACNTRL, 0x0);
512 write32(mmiobase + DSPCNTR(0), DISPLAY_PLANE_ENABLE | DISPPLANE_BGRX888);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200513 mdelay(1);
514
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100515 write32(mmiobase + ADPA, ADPA_DAC_ENABLE
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200516 | ADPA_PIPE_A_SELECT
517 | ADPA_USE_VGA_HVPOLARITY
518 | ADPA_VSYNC_CNTL_ENABLE
519 | ADPA_HSYNC_CNTL_ENABLE
520 | ADPA_DPMS_ON
521 );
522
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100523 write32(mmiobase + DSPFW3, 0x7f3f00c1);
524 write32(mmiobase + MI_MODE, 0x200 | VS_TIMER_DISPATCH);
525 write32(mmiobase + CACHE_MODE_0, (0x6820 | (1 << 9)) & ~(1 << 5));
526 write32(mmiobase + CACHE_MODE_1, 0x380 & ~(1 << 9));
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200527
528 /* Set up GTT. */
529
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300530 reg16 = pci_read_config16(pcidev_on_root(0, 0), GGC);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200531 uma_size = 0;
532 if (!(reg16 & 2)) {
533 uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
534 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
535 }
536
Arthur Heymans70a8e342017-03-09 11:30:23 +0100537 for (i = 0; i < (uma_size - 256) / 4; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200538 outl((i << 2) | 1, piobase);
539 outl(pphysbase + (i << 12) + 1, piobase + 4);
540 }
541
542 /* Clear interrupts. */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100543 write32(mmiobase + DEIIR, 0xffffffff);
544 write32(mmiobase + SDEIIR, 0xffffffff);
545 write32(mmiobase + IIR, 0xffffffff);
546 write32(mmiobase + IMR, 0xffffffff);
547 write32(mmiobase + EIR, 0xffffffff);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200548
549 vga_textmode_init();
550
551 /* Enable screen memory. */
552 vga_sr_write(1, vga_sr_read(1) & ~0x20);
553
554 return 0;
555
556}
557
558/* compare the header of the vga edid header */
559/* if vga is not connected it should have a correct header */
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100560static int probe_edid(u8 *mmiobase, u8 slave)
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200561{
Paul Menzel533a3852016-11-27 22:17:44 +0100562 int i;
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200563 u8 vga_edid[128];
564 u8 header[8] = {0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00};
Arthur Heymans85cfddb2017-02-06 13:47:21 +0100565 intel_gmbus_read_edid(mmiobase + GMBUS0, slave, 0x50, vga_edid, 128);
566 intel_gmbus_stop(mmiobase + GMBUS0);
Paul Menzel533a3852016-11-27 22:17:44 +0100567 for (i = 0; i < 8; i++) {
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200568 if (vga_edid[i] != header[i]) {
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200569 printk(BIOS_DEBUG, "No display connected on slave %d\n",
570 slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200571 return 0;
572 }
573 }
Arthur Heymans62f4dad2016-09-06 23:53:32 +0200574 printk(BIOS_SPEW, "Found a display on slave %d\n", slave);
Arthur Heymansb59bcb22016-09-05 22:46:11 +0200575 return 1;
576}
577
Arthur Heymans8e079002017-01-14 22:31:54 +0100578static u32 get_cdclk(struct device *const dev)
579{
580 u16 gcfgc = pci_read_config16(dev, GCFGC);
581
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200582 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Arthur Heymans8e079002017-01-14 22:31:54 +0100583 return 133333333;
Elyes HAOUAS2a1c4302018-10-25 10:41:27 +0200584
585 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
586 case GC_DISPLAY_CLOCK_333_320_MHZ:
587 return 320000000;
588 default:
589 case GC_DISPLAY_CLOCK_190_200_MHZ:
590 return 200000000;
Arthur Heymans8e079002017-01-14 22:31:54 +0100591 }
592}
593
594static u32 freq_to_blc_pwm_ctl(struct device *const dev, u16 pwm_freq)
595{
596 u32 blc_mod;
597
598 /* Set duty cycle to 100% due to use of legacy backlight control */
599 blc_mod = get_cdclk(dev) / (32 * pwm_freq);
600 return BLM_LEGACY_MODE | ((blc_mod / 2) << 17) | ((blc_mod / 2) << 1);
601}
602
603
604static void panel_setup(u8 *mmiobase, struct device *const dev)
605{
606 const struct northbridge_intel_i945_config *const conf = dev->chip_info;
607
608 u32 reg32;
609
610 /* Set up Panel Power On Delays */
611 reg32 = (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
612 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
613 write32(mmiobase + PP_ON_DELAYS, reg32);
614
615 /* Set up Panel Power Off Delays */
616 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
617 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
618 write32(mmiobase + PP_OFF_DELAYS, reg32);
619
620 /* Set up Panel Power Cycle Delay */
621 reg32 = (get_cdclk(dev) / 20000 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
622 reg32 |= conf->gpu_panel_power_cycle_delay & 0x1f;
623 write32(mmiobase + PP_DIVISOR, reg32);
624
625 /* Backlight init. */
626 if (conf->pwm_freq)
627 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
628 conf->pwm_freq));
629 else
630 write32(mmiobase + BLC_PWM_CTL, freq_to_blc_pwm_ctl(dev,
631 DEFAULT_BLC_PWM));
632}
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200633
Paul Menzelb23833f2018-04-26 19:53:31 +0200634static void gma_ngi(struct device *const dev)
635{
636 /* This should probably run before post VBIOS init. */
637 printk(BIOS_INFO, "Initializing VGA without OPROM.\n");
638 void *mmiobase;
639 u32 iobase, graphics_base;
640 struct northbridge_intel_i945_config *conf = dev->chip_info;
641
642 iobase = dev->resource_list[1].base;
643 mmiobase = (void *)(uintptr_t)dev->resource_list[0].base;
644 graphics_base = dev->resource_list[2].base;
645
646 printk(BIOS_SPEW, "GMADR = 0x%08x GTTADR = 0x%08x\n",
647 pci_read_config32(dev, GMADR), pci_read_config32(dev, GTTADR));
648
649 int err;
650
Julius Wernercd49cce2019-03-05 16:53:33 -0800651 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
Paul Menzelb23833f2018-04-26 19:53:31 +0200652 panel_setup(mmiobase, dev);
653
654 /* probe if VGA is connected and always run */
655 /* VGA init if no LVDS is connected */
656 if (!probe_edid(mmiobase, GMBUS_PORT_PANEL) ||
657 probe_edid(mmiobase, GMBUS_PORT_VGADDC))
658 err = intel_gma_init_vga(conf,
659 pci_read_config32(dev, 0x5c) & ~0xf,
660 iobase, mmiobase, graphics_base);
661 else
662 err = intel_gma_init_lvds(conf,
663 pci_read_config32(dev, 0x5c) & ~0xf,
664 iobase, mmiobase, graphics_base);
665 if (err == 0)
666 gfx_set_init_done(1);
667 /* Linux relies on VBT for panel info. */
Julius Werner5d1f9a02019-03-07 17:07:26 -0800668 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GM)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200669 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT CALISTOGA");
670 }
Julius Werner5d1f9a02019-03-07 17:07:26 -0800671 if (CONFIG(NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Paul Menzelb23833f2018-04-26 19:53:31 +0200672 generate_fake_intel_oprom(&conf->gfx, dev, "$VBT LAKEPORT-G");
673 }
674}
675
Stefan Reinauer30140a52009-03-11 16:20:39 +0000676static void gma_func0_init(struct device *dev)
677{
678 u32 reg32;
679
Patrick Georgi6444bd42012-07-06 11:31:39 +0200680 /* Unconditionally reset graphics */
681 pci_write_config8(dev, GDRST, 1);
682 udelay(50);
683 pci_write_config8(dev, GDRST, 0);
684 /* wait for device to finish */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100685 while (pci_read_config8(dev, GDRST) & 1)
686 ;
Patrick Georgi6444bd42012-07-06 11:31:39 +0200687
Stefan Reinauer30140a52009-03-11 16:20:39 +0000688 /* IGD needs to be Bus Master */
689 reg32 = pci_read_config32(dev, PCI_COMMAND);
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200690 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER
691 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
Denis 'GNUtoo' Cariklied7e29e2013-02-24 12:01:44 +0100692
Julius Wernercd49cce2019-03-05 16:53:33 -0800693 if (CONFIG(MAINBOARD_DO_NATIVE_VGA_INIT)) {
Elyes HAOUAS8881d572019-07-14 09:16:58 +0200694 int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1;
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200695 if (acpi_is_wakeup_s3()) {
Paul Menzel5e7ad652018-04-14 20:08:54 +0200696 printk(BIOS_INFO,
697 "Skipping native VGA initialization when resuming from ACPI S3.\n");
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200698 } else {
699 if (vga_disable) {
700 printk(BIOS_INFO,
701 "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n");
702 } else {
703 gma_ngi(dev);
704 }
705 }
Arthur Heymansf3f4bea2016-10-20 20:44:54 +0200706 } else {
707 /* PCI Init, will run VBIOS */
708 pci_dev_init(dev);
Arthur Heymans333176e2016-09-07 22:10:57 +0200709 }
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200710
711 intel_gma_restore_opregion();
Stefan Reinauer30140a52009-03-11 16:20:39 +0000712}
713
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200714/* This doesn't reclaim stolen UMA memory, but IGD could still
Martin Roth128c1042016-11-18 09:29:03 -0700715 be re-enabled later. */
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200716static void gma_func0_disable(struct device *dev)
717{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300718 struct device *dev_host = pcidev_on_root(0x0, 0);
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200719
720 pci_write_config16(dev, GCFC, 0xa00);
721 pci_write_config16(dev_host, GGC, (1 << 1));
722
723 unsigned int reg32 = pci_read_config32(dev_host, DEVEN);
724 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
725 pci_write_config32(dev_host, DEVEN, reg32);
726
727 dev->enabled = 0;
728}
729
Stefan Reinauer30140a52009-03-11 16:20:39 +0000730static void gma_func1_init(struct device *dev)
731{
732 u32 reg32;
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100733 u8 val;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000734
Martin Roth128c1042016-11-18 09:29:03 -0700735 /* IGD needs to be Bus Master, also enable IO access */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000736 reg32 = pci_read_config32(dev, PCI_COMMAND);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000737 pci_write_config32(dev, PCI_COMMAND, reg32 |
Vladimir Serbinenko26ca08c2014-06-01 00:24:05 +0200738 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Sven Schnelleb629d142011-06-12 14:30:10 +0200739
Alexander Couzensc7a1a3e2016-03-09 10:42:58 +0100740 if (get_option(&val, "tft_brightness") == CB_SUCCESS)
741 pci_write_config8(dev, 0xf4, val);
742 else
743 pci_write_config8(dev, 0xf4, 0xff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000744}
745
Furquan Shaikh7536a392020-04-24 21:59:21 -0700746static void gma_generate_ssdt(const struct device *device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100747{
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500748 const struct northbridge_intel_i945_config *chip = device->chip_info;
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100749
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500750 drivers_intel_gma_displays_ssdt_generate(&chip->gfx);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100751}
752
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100753static void gma_func0_read_resources(struct device *dev)
Arthur Heymansc057a0612016-10-22 14:16:48 +0200754{
755 u8 reg8;
756
757 /* Set Untrusted Aperture Size to 256mb */
758 reg8 = pci_read_config8(dev, MSAC);
759 reg8 &= ~0x3;
760 reg8 |= 0x2;
761 pci_write_config8(dev, MSAC, reg8);
762
763 pci_dev_read_resources(dev);
764}
765
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200766static unsigned long
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700767gma_write_acpi_tables(const struct device *const dev,
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200768 unsigned long current,
769 struct acpi_rsdp *const rsdp)
770{
771 igd_opregion_t *opregion = (igd_opregion_t *)current;
772 global_nvs_t *gnvs;
773
774 if (intel_gma_init_igd_opregion(opregion) != CB_SUCCESS)
775 return current;
776
777 current += sizeof(igd_opregion_t);
778
779 /* GNVS has been already set up */
780 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
781 if (gnvs) {
782 /* IGD OpRegion Base Address */
783 gma_set_gnvs_aslb(gnvs, (uintptr_t)opregion);
784 } else {
785 printk(BIOS_ERR, "Error: GNVS table not found.\n");
786 }
787
788 current = acpi_align_current(current);
789 return current;
790}
791
792static const char *gma_acpi_name(const struct device *dev)
793{
794 return "GFX0";
795}
796
Stefan Reinauer30140a52009-03-11 16:20:39 +0000797static struct pci_operations gma_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530798 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000799};
800
801static struct device_operations gma_func0_ops = {
Arthur Heymansc057a0612016-10-22 14:16:48 +0200802 .read_resources = gma_func0_read_resources,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000803 .set_resources = pci_dev_set_resources,
804 .enable_resources = pci_dev_enable_resources,
805 .init = gma_func0_init,
Matt DeVillierfd054bc2020-03-30 22:18:45 -0500806 .acpi_fill_ssdt = gma_generate_ssdt,
Patrick Georgice6e9fe2012-07-20 12:37:06 +0200807 .disable = gma_func0_disable,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000808 .ops_pci = &gma_pci_ops,
Patrick Rudolphf6aa7d92017-09-29 18:28:23 +0200809 .acpi_name = gma_acpi_name,
810 .write_acpi_tables = gma_write_acpi_tables,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000811};
812
813
814static struct device_operations gma_func1_ops = {
815 .read_resources = pci_dev_read_resources,
816 .set_resources = pci_dev_set_resources,
817 .enable_resources = pci_dev_enable_resources,
818 .init = gma_func1_init,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000819 .ops_pci = &gma_pci_ops,
820};
821
Elyes HAOUASa2993452016-10-28 10:56:59 +0200822static const unsigned short i945_gma_func0_ids[] = {
823 0x2772, /* 82945G/GZ Integrated Graphics Controller */
824 0x27a2, /* Mobile 945GM/GMS Express Integrated Graphics Controller*/
825 0x27ae, /* Mobile 945GSE Express Integrated Graphics Controller */
826 0
827};
828
829static const unsigned short i945_gma_func1_ids[] = {
Elyes HAOUAS686b5392019-05-18 13:36:03 +0200830 0x2776, /* Desktop 82945G/GZ/GC */
Elyes HAOUASa2993452016-10-28 10:56:59 +0200831 0x27a6, /* Mobile 945GM/GMS/GME Express Integrated Graphics Controller */
832 0
833};
Vladimir Serbinenko10dd0e32014-11-17 00:07:12 +0100834
Stefan Reinauer30140a52009-03-11 16:20:39 +0000835static const struct pci_driver i945_gma_func0_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200836 .ops = &gma_func0_ops,
837 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200838 .devices = i945_gma_func0_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000839};
840
841static const struct pci_driver i945_gma_func1_driver __pci_driver = {
Paul Menzel82683c02018-04-14 19:56:46 +0200842 .ops = &gma_func1_ops,
843 .vendor = PCI_VENDOR_ID_INTEL,
Elyes HAOUASa2993452016-10-28 10:56:59 +0200844 .devices = i945_gma_func1_ids,
Stefan Reinauer30140a52009-03-11 16:20:39 +0000845};