blob: 9f9d9518d6eadc6bb7df39281f2251334b5e2276 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Matt DeVillier76ea54e2019-12-29 12:09:31 -06006 register "gpu_pp_up_delay_ms" = "200"
7 register "gpu_pp_down_delay_ms" = "50"
8 register "gpu_pp_cycle_delay_ms" = "600"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11 register "gpu_pch_backlight_pwm_hz" = "200"
12
Duncan Laurieba49c092018-03-27 13:34:40 -070013 # Deep Sx states
14 register "deep_s3_enable_ac" = "0"
15 register "deep_s3_enable_dc" = "0"
16 register "deep_s5_enable_ac" = "1"
17 register "deep_s5_enable_dc" = "1"
18 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
19
20 # GPE configuration
21 # Note that GPE events called out in ASL code rely on this
22 # route. i.e. If this route changes then the affected GPE
23 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070024 register "gpe0_dw0" = "GPP_A"
Caveh Jalaliab770082019-02-01 20:21:26 -080025 register "gpe0_dw1" = "GPP_B"
Duncan Laurieba49c092018-03-27 13:34:40 -070026 register "gpe0_dw2" = "GPP_E"
27
28 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
29 register "gen1_dec" = "0x00fc0801"
30 register "gen2_dec" = "0x000c0201"
31 # EC memory map range is 0x900-0x9ff
32 register "gen3_dec" = "0x00fc0901"
33
34 # Enable DPTF
35 register "dptf_enable" = "1"
36
37 # Enable S0ix
38 register "s0ix_enable" = "1"
39
Caveh Jalali6f7db072018-09-07 17:39:01 -070040 # Disable Command TriState
41 register "CmdTriStateDis" = "1"
42
Duncan Laurieba49c092018-03-27 13:34:40 -070043 # FSP Configuration
44 register "ProbelessTrace" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070045 register "SataSalpSupport" = "0"
46 register "SataMode" = "0"
47 register "SataPortsEnable[0]" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070048 register "DspEnable" = "1"
49 register "IoBufferOwnership" = "3"
Duncan Laurieba49c092018-03-27 13:34:40 -070050 register "SsicPortEnable" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070051 register "ScsEmmcHs400Enabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070052 register "PttSwitch" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070053 register "SkipExtGfxScan" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070054 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070055 register "SaGv" = "3"
Duncan Laurieba49c092018-03-27 13:34:40 -070056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070061
62 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053063 register "power_limits_config" = "{
64 .tdp_pl1_override = 7,
65 .tdp_pl2_override = 15,
66 .psys_pmax = 45,
67 }"
Duncan Laurieba49c092018-03-27 13:34:40 -070068 register "tcc_offset" = "10"
Duncan Laurieba49c092018-03-27 13:34:40 -070069
Duncan Laurieba49c092018-03-27 13:34:40 -070070 # VR Settings Configuration for 4 Domains
71 #+----------------+-------+-------+-------+-------+
72 #| Domain/Setting | SA | IA | GTUS | GTS |
73 #+----------------+-------+-------+-------+-------+
74 #| Psi1Threshold | 20A | 20A | 20A | 20A |
75 #| Psi2Threshold | 2A | 2A | 2A | 2A |
76 #| Psi3Threshold | 1A | 1A | 1A | 1A |
77 #| Psi3Enable | 1 | 1 | 1 | 1 |
78 #| Psi4Enable | 1 | 1 | 1 | 1 |
79 #| ImonSlope | 0 | 0 | 0 | 0 |
80 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -070081 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -070082 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai56d66ae2019-04-18 08:54:38 -070083 #| AcLoadline | 16.20 | 5.24 | 4.62 | 4.62 |
84 #| DcLoadline | 14.2 | 4.94 | 4.25 | 4.25 |
Duncan Laurieba49c092018-03-27 13:34:40 -070085 #+----------------+-------+-------+-------+-------+
86 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(2),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 1,
92 .psi4enable = 1,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -070095 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -070096 .ac_loadline = 1620,
Duncan Laurieba49c092018-03-27 13:34:40 -070097 .dc_loadline = 1420,
98 }"
99
100 register "domain_vr_config[VR_IA_CORE]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
103 .psi2threshold = VR_CFG_AMP(2),
104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700109 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700110 .ac_loadline = 524,
111 .dc_loadline = 494,
Duncan Laurieba49c092018-03-27 13:34:40 -0700112 }"
113
114 register "domain_vr_config[VR_GT_UNSLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
117 .psi2threshold = VR_CFG_AMP(2),
118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700123 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700124 .ac_loadline = 462,
125 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700126 }"
127
128 register "domain_vr_config[VR_GT_SLICED]" = "{
129 .vr_config_enable = 1,
130 .psi1threshold = VR_CFG_AMP(20),
131 .psi2threshold = VR_CFG_AMP(2),
132 .psi3threshold = VR_CFG_AMP(1),
133 .psi3enable = 1,
134 .psi4enable = 1,
135 .imon_slope = 0x0,
136 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700137 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700138 .ac_loadline = 462,
139 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700140 }"
141
Caveh Jalali41979d82018-09-06 19:55:21 -0700142 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700143 register "PcieRpEnable[0]" = "1"
144 register "PcieRpClkReqSupport[0]" = "1"
145 register "PcieRpClkReqNumber[0]" = "1"
146 register "PcieRpClkSrcNumber[0]" = "1"
147 register "PcieRpAdvancedErrorReporting[0]" = "1"
148 register "PcieRpLtrEnable[0]" = "1"
149
150 # USB 2.0
151 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
Duncan Laurieba49c092018-03-27 13:34:40 -0700152 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
153 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Duncan Laurieba49c092018-03-27 13:34:40 -0700154
155 # USB 3.0
156 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
157 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
Duncan Laurieba49c092018-03-27 13:34:40 -0700158
Subrata Banikc4986eb2018-05-09 14:55:09 +0530159 # Intel Common SoC Config
160 #+-------------------+---------------------------+
161 #| Field | Value |
162 #+-------------------+---------------------------+
163 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
164 #| GSPI0 | cr50 TPM. Early init is |
165 #| | required to set up a BAR |
166 #| | for TPM communication |
167 #| | before memory is up |
168 #| I2C0 | Touchscreen |
169 #| I2C2 | Trackpad |
170 #| I2C3 | Camera |
171 #| I2C4 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530172 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530173 #+-------------------+---------------------------+
174 register "common_soc_config" = "{
175 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
176 .i2c[0] = {
177 .speed = I2C_SPEED_FAST,
178 .rise_time_ns = 98,
179 .fall_time_ns = 38,
180 },
181 .i2c[2] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800182 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530183 .speed_config[0] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800184 .speed = I2C_SPEED_FAST,
185 .scl_lcnt = 186,
186 .scl_hcnt = 93,
187 .sda_hold = 36,
188 },
Subrata Banikc4986eb2018-05-09 14:55:09 +0530189 },
190 .i2c[3] = {
191 .speed = I2C_SPEED_FAST,
192 .rise_time_ns = 98,
193 .fall_time_ns = 38,
194 },
195 .i2c[4] = {
196 .speed = I2C_SPEED_FAST,
197 .speed_config[0] = {
198 .speed = I2C_SPEED_FAST,
199 .scl_lcnt = 176,
200 .scl_hcnt = 95,
201 .sda_hold = 36,
202 }
203 },
204 .gspi[0] = {
205 .speed_mhz = 1,
206 .early_init = 1,
207 },
Subrata Banikc077b222019-08-01 10:50:35 +0530208 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530209 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700210 # Touchscreen
211 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700212
213 # Trackpad
214 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700215
216 # Camera
217 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700218
219 # Audio
220 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700221
222 register "SerialIoDevMode" = "{
223 [PchSerialIoIndexI2C0] = PchSerialIoPci,
224 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
225 [PchSerialIoIndexI2C2] = PchSerialIoPci,
226 [PchSerialIoIndexI2C3] = PchSerialIoPci,
227 [PchSerialIoIndexI2C4] = PchSerialIoPci,
228 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
229 [PchSerialIoIndexSpi0] = PchSerialIoPci,
230 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
231 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
232 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
233 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
234 }"
235
236 device cpu_cluster 0 on
237 device lapic 0 on end
238 end
239 device domain 0 on
240 device pci 00.0 on end # Host Bridge
241 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200242 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200243 device pci 05.0 on end # SA IMGU
li feng0738d2a2018-05-22 15:53:39 -0700244 device pci 13.0 off end # Integrated Sensor Hub
Gaggery Tsaiaa0929d2019-01-08 15:13:25 -0800245 device pci 14.0 on
246 chip drivers/usb/acpi
247 register "desc" = ""Root Hub""
248 register "type" = "UPC_TYPE_HUB"
249 device usb 0.0 on
250 chip drivers/usb/acpi
251 register "desc" = ""USB Type C Port 1""
252 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
253 device usb 2.0 on end
254 end
255 chip drivers/usb/acpi
256 register "desc" = ""Bluetooth""
257 register "type" = "UPC_TYPE_INTERNAL"
258 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
259 device usb 2.2 on end
260 end
261 chip drivers/usb/acpi
262 register "desc" = ""USB Type C Port 2""
263 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
264 device usb 2.4 on end
265 end
266 end
267 end
268 end # USB xHCI
Duncan Laurieba49c092018-03-27 13:34:40 -0700269 device pci 14.1 on end # USB xDCI (OTG)
270 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200271 device pci 14.3 on end # Camera
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700272 device pci 15.0 on
273 chip drivers/i2c/hid
274 register "generic.hid" = ""ACPI0C50""
275 register "generic.desc" = ""STM Touchscreen""
276 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
277 register "generic.speed" = "I2C_SPEED_FAST"
278 register "generic.probed" = "1"
Caveh Jalali19c0ae52018-10-01 19:37:42 -0700279 register "generic.has_power_resource" = "1"
280 register "generic.disable_gpio_export_in_crs" = "1"
281 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
282 # 2ms for load switch slew + 5 ms for touchscreen
283 register "generic.enable_delay_ms" = "7"
284 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
285 register "generic.reset_delay_ms" = "20"
286 register "generic.reset_off_delay_ms" = "1"
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700287 register "hid_desc_reg_offset" = "0xab"
288 device i2c 0x49 on end
289 end
290 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700291 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700292 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700293 chip drivers/i2c/hid
294 register "generic.hid" = ""ACPI0C50""
295 register "generic.desc" = ""ELAN Touchpad""
296 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
297 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
298 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700299 device i2c 0x15 on end
300 end
301 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700302 device pci 15.3 on end # I2C #3 - Camera
303 device pci 16.0 on end # Management Engine Interface 1
304 device pci 16.1 off end # Management Engine Interface 2
305 device pci 16.2 off end # Management Engine IDE-R
306 device pci 16.3 off end # Management Engine KT Redirection
307 device pci 16.4 off end # Management Engine Interface 3
308 device pci 17.0 off end # SATA
309 device pci 19.0 on end # UART #2
310 device pci 19.1 off end # I2C #5
311 device pci 19.2 on
312 chip drivers/i2c/max98373
313 register "vmon_slot_no" = "4"
314 register "imon_slot_no" = "5"
315 register "uid" = "0"
316 register "desc" = ""RIGHT SPEAKER AMP""
317 register "name" = ""MAXR""
318 device i2c 31 on end
319 end
320 chip drivers/i2c/max98373
321 register "vmon_slot_no" = "6"
322 register "imon_slot_no" = "7"
323 register "uid" = "1"
324 register "desc" = ""LEFT SPEAKER AMP""
325 register "name" = ""MAXL""
326 device i2c 32 on end
327 end
328 chip drivers/i2c/da7219
329 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
330 register "btn_cfg" = "50"
331 register "mic_det_thr" = "500"
332 register "jack_ins_deb" = "20"
333 register "jack_det_rate" = ""32ms_64ms""
334 register "jack_rem_deb" = "1"
335 register "a_d_btn_thr" = "0xa"
336 register "d_b_btn_thr" = "0x16"
337 register "b_c_btn_thr" = "0x21"
338 register "c_mic_btn_thr" = "0x3e"
339 register "btn_avg" = "4"
340 register "adc_1bit_rpt" = "1"
341 register "micbias_lvl" = "2600"
342 register "mic_amp_in_sel" = ""diff""
343 device i2c 1a on end
344 end
345 end # I2C #4 - Audio
346 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700347 chip drivers/wifi/generic
Caveh Jalaliab770082019-02-01 20:21:26 -0800348 register "wake" = "GPE0_DW1_07" # GPP_B7
Duncan Laurieba49c092018-03-27 13:34:40 -0700349 device pci 00.0 on end
350 end
351 end # PCI Express Port 1
352 device pci 1c.1 off end # PCI Express Port 2
353 device pci 1c.2 off end # PCI Express Port 3
354 device pci 1c.3 off end # PCI Express Port 4
caveh jalali70ca84d62019-06-11 04:23:23 +0000355 device pci 1c.4 off end # PCI Express Port 5
Duncan Laurieba49c092018-03-27 13:34:40 -0700356 device pci 1c.5 off end # PCI Express Port 6
357 device pci 1c.6 off end # PCI Express Port 7
358 device pci 1c.7 off end # PCI Express Port 8
359 device pci 1d.0 off end # PCI Express Port 9
360 device pci 1d.1 off end # PCI Express Port 10
361 device pci 1d.2 off end # PCI Express Port 11
362 device pci 1d.3 off end # PCI Express Port 12
363 device pci 1e.0 on end # UART #0
364 device pci 1e.1 off end # UART #1
365 device pci 1e.2 on
366 chip drivers/spi/acpi
367 register "hid" = "ACPI_DT_NAMESPACE_HID"
368 register "compat_string" = ""google,cr50""
369 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
370 device spi 0 on end
371 end
372 end # GSPI #0
373 device pci 1e.3 off end # GSPI #1
374 device pci 1e.4 on end # eMMC
375 device pci 1e.5 off end # SDIO
376 device pci 1e.6 off end # SDCard
377 device pci 1f.0 on
378 chip ec/google/chromeec
379 device pnp 0c09.0 on end
380 end
381 end # LPC Interface
382 device pci 1f.1 on end # P2SB
383 device pci 1f.2 on end # Power Management Controller
384 device pci 1f.3 on end # Intel HDA
385 device pci 1f.4 on end # SMBus
386 device pci 1f.5 on end # PCH SPI
387 device pci 1f.6 off end # GbE
388 end
389end