blob: ac86e79f22d742862404d00ba02898d576109090 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070014 register "gpe0_dw0" = "GPP_A"
Caveh Jalaliab770082019-02-01 20:21:26 -080015 register "gpe0_dw1" = "GPP_B"
Duncan Laurieba49c092018-03-27 13:34:40 -070016 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
Caveh Jalali6f7db072018-09-07 17:39:01 -070030 # Disable Command TriState
31 register "CmdTriStateDis" = "1"
32
Duncan Laurieba49c092018-03-27 13:34:40 -070033 # FSP Configuration
34 register "ProbelessTrace" = "0"
35 register "EnableLan" = "0"
36 register "EnableSata" = "0"
37 register "SataSalpSupport" = "0"
38 register "SataMode" = "0"
39 register "SataPortsEnable[0]" = "0"
40 register "EnableAzalia" = "1"
41 register "DspEnable" = "1"
42 register "IoBufferOwnership" = "3"
43 register "EnableTraceHub" = "0"
44 register "SsicPortEnable" = "0"
45 register "SmbusEnable" = "1"
Chen, Ping-chung51962d32018-07-04 15:19:39 +080046 register "Cio2Enable" = "1"
47 register "SaImguEnable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070048 register "ScsEmmcEnabled" = "1"
49 register "ScsEmmcHs400Enabled" = "1"
50 register "ScsSdCardEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070051 register "PttSwitch" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070052 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070055 register "SaGv" = "3"
Duncan Laurieba49c092018-03-27 13:34:40 -070056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070061
62 register "speed_shift_enable" = "1"
Puthikorn Voravootivat8997f672019-02-26 15:46:42 -080063 register "tdp_pl1_override" = "7"
Duncan Laurieba49c092018-03-27 13:34:40 -070064 register "tdp_pl2_override" = "15"
65 register "psys_pmax" = "45"
66 register "tcc_offset" = "10"
Duncan Laurieba49c092018-03-27 13:34:40 -070067
68 register "pirqa_routing" = "PCH_IRQ11"
69 register "pirqb_routing" = "PCH_IRQ10"
70 register "pirqc_routing" = "PCH_IRQ11"
71 register "pirqd_routing" = "PCH_IRQ11"
72 register "pirqe_routing" = "PCH_IRQ11"
73 register "pirqf_routing" = "PCH_IRQ11"
74 register "pirqg_routing" = "PCH_IRQ11"
75 register "pirqh_routing" = "PCH_IRQ11"
76
77 # VR Settings Configuration for 4 Domains
78 #+----------------+-------+-------+-------+-------+
79 #| Domain/Setting | SA | IA | GTUS | GTS |
80 #+----------------+-------+-------+-------+-------+
81 #| Psi1Threshold | 20A | 20A | 20A | 20A |
82 #| Psi2Threshold | 2A | 2A | 2A | 2A |
83 #| Psi3Threshold | 1A | 1A | 1A | 1A |
84 #| Psi3Enable | 1 | 1 | 1 | 1 |
85 #| Psi4Enable | 1 | 1 | 1 | 1 |
86 #| ImonSlope | 0 | 0 | 0 | 0 |
87 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -070088 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -070089 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai56d66ae2019-04-18 08:54:38 -070090 #| AcLoadline | 16.20 | 5.24 | 4.62 | 4.62 |
91 #| DcLoadline | 14.2 | 4.94 | 4.25 | 4.25 |
Duncan Laurieba49c092018-03-27 13:34:40 -070092 #+----------------+-------+-------+-------+-------+
93 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
94 .vr_config_enable = 1,
95 .psi1threshold = VR_CFG_AMP(20),
96 .psi2threshold = VR_CFG_AMP(2),
97 .psi3threshold = VR_CFG_AMP(1),
98 .psi3enable = 1,
99 .psi4enable = 1,
100 .imon_slope = 0x0,
101 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700102 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700103 .ac_loadline = 1620,
Duncan Laurieba49c092018-03-27 13:34:40 -0700104 .dc_loadline = 1420,
105 }"
106
107 register "domain_vr_config[VR_IA_CORE]" = "{
108 .vr_config_enable = 1,
109 .psi1threshold = VR_CFG_AMP(20),
110 .psi2threshold = VR_CFG_AMP(2),
111 .psi3threshold = VR_CFG_AMP(1),
112 .psi3enable = 1,
113 .psi4enable = 1,
114 .imon_slope = 0x0,
115 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700116 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700117 .ac_loadline = 524,
118 .dc_loadline = 494,
Duncan Laurieba49c092018-03-27 13:34:40 -0700119 }"
120
121 register "domain_vr_config[VR_GT_UNSLICED]" = "{
122 .vr_config_enable = 1,
123 .psi1threshold = VR_CFG_AMP(20),
124 .psi2threshold = VR_CFG_AMP(2),
125 .psi3threshold = VR_CFG_AMP(1),
126 .psi3enable = 1,
127 .psi4enable = 1,
128 .imon_slope = 0x0,
129 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700130 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700131 .ac_loadline = 462,
132 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700133 }"
134
135 register "domain_vr_config[VR_GT_SLICED]" = "{
136 .vr_config_enable = 1,
137 .psi1threshold = VR_CFG_AMP(20),
138 .psi2threshold = VR_CFG_AMP(2),
139 .psi3threshold = VR_CFG_AMP(1),
140 .psi3enable = 1,
141 .psi4enable = 1,
142 .imon_slope = 0x0,
143 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700144 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700145 .ac_loadline = 462,
146 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700147 }"
148
Caveh Jalali41979d82018-09-06 19:55:21 -0700149 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700150 register "PcieRpEnable[0]" = "1"
151 register "PcieRpClkReqSupport[0]" = "1"
152 register "PcieRpClkReqNumber[0]" = "1"
153 register "PcieRpClkSrcNumber[0]" = "1"
154 register "PcieRpAdvancedErrorReporting[0]" = "1"
155 register "PcieRpLtrEnable[0]" = "1"
156
157 # USB 2.0
158 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
159 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
160 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
161 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
162 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
163 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
164
165 # USB 3.0
166 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
167 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
168 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
169 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
170
Subrata Banikc4986eb2018-05-09 14:55:09 +0530171 # Intel Common SoC Config
172 #+-------------------+---------------------------+
173 #| Field | Value |
174 #+-------------------+---------------------------+
175 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
176 #| GSPI0 | cr50 TPM. Early init is |
177 #| | required to set up a BAR |
178 #| | for TPM communication |
179 #| | before memory is up |
180 #| I2C0 | Touchscreen |
181 #| I2C2 | Trackpad |
182 #| I2C3 | Camera |
183 #| I2C4 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530184 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530185 #+-------------------+---------------------------+
186 register "common_soc_config" = "{
187 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
188 .i2c[0] = {
189 .speed = I2C_SPEED_FAST,
190 .rise_time_ns = 98,
191 .fall_time_ns = 38,
192 },
193 .i2c[2] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800194 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530195 .speed_config[0] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800196 .speed = I2C_SPEED_FAST,
197 .scl_lcnt = 186,
198 .scl_hcnt = 93,
199 .sda_hold = 36,
200 },
Subrata Banikc4986eb2018-05-09 14:55:09 +0530201 },
202 .i2c[3] = {
203 .speed = I2C_SPEED_FAST,
204 .rise_time_ns = 98,
205 .fall_time_ns = 38,
206 },
207 .i2c[4] = {
208 .speed = I2C_SPEED_FAST,
209 .speed_config[0] = {
210 .speed = I2C_SPEED_FAST,
211 .scl_lcnt = 176,
212 .scl_hcnt = 95,
213 .sda_hold = 36,
214 }
215 },
216 .gspi[0] = {
217 .speed_mhz = 1,
218 .early_init = 1,
219 },
Subrata Banikc077b222019-08-01 10:50:35 +0530220 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530221 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700222 # Touchscreen
223 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700224
225 # Trackpad
226 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700227
228 # Camera
229 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700230
231 # Audio
232 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700233
234 register "SerialIoDevMode" = "{
235 [PchSerialIoIndexI2C0] = PchSerialIoPci,
236 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
237 [PchSerialIoIndexI2C2] = PchSerialIoPci,
238 [PchSerialIoIndexI2C3] = PchSerialIoPci,
239 [PchSerialIoIndexI2C4] = PchSerialIoPci,
240 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
241 [PchSerialIoIndexSpi0] = PchSerialIoPci,
242 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
243 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
244 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
245 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
246 }"
247
248 device cpu_cluster 0 on
249 device lapic 0 on end
250 end
251 device domain 0 on
252 device pci 00.0 on end # Host Bridge
253 device pci 02.0 on end # Integrated Graphics Device
li feng0738d2a2018-05-22 15:53:39 -0700254 device pci 13.0 off end # Integrated Sensor Hub
Gaggery Tsaiaa0929d2019-01-08 15:13:25 -0800255 device pci 14.0 on
256 chip drivers/usb/acpi
257 register "desc" = ""Root Hub""
258 register "type" = "UPC_TYPE_HUB"
259 device usb 0.0 on
260 chip drivers/usb/acpi
261 register "desc" = ""USB Type C Port 1""
262 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
263 device usb 2.0 on end
264 end
265 chip drivers/usb/acpi
266 register "desc" = ""Bluetooth""
267 register "type" = "UPC_TYPE_INTERNAL"
268 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
269 device usb 2.2 on end
270 end
271 chip drivers/usb/acpi
272 register "desc" = ""USB Type C Port 2""
273 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
274 device usb 2.4 on end
275 end
276 end
277 end
278 end # USB xHCI
Duncan Laurieba49c092018-03-27 13:34:40 -0700279 device pci 14.1 on end # USB xDCI (OTG)
280 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700281 device pci 15.0 on
282 chip drivers/i2c/hid
283 register "generic.hid" = ""ACPI0C50""
284 register "generic.desc" = ""STM Touchscreen""
285 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
286 register "generic.speed" = "I2C_SPEED_FAST"
287 register "generic.probed" = "1"
Caveh Jalali19c0ae52018-10-01 19:37:42 -0700288 register "generic.has_power_resource" = "1"
289 register "generic.disable_gpio_export_in_crs" = "1"
290 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
291 # 2ms for load switch slew + 5 ms for touchscreen
292 register "generic.enable_delay_ms" = "7"
293 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
294 register "generic.reset_delay_ms" = "20"
295 register "generic.reset_off_delay_ms" = "1"
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700296 register "hid_desc_reg_offset" = "0xab"
297 device i2c 0x49 on end
298 end
299 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700300 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700301 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700302 chip drivers/i2c/hid
303 register "generic.hid" = ""ACPI0C50""
304 register "generic.desc" = ""ELAN Touchpad""
305 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
306 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
307 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700308 device i2c 0x15 on end
309 end
310 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700311 device pci 15.3 on end # I2C #3 - Camera
312 device pci 16.0 on end # Management Engine Interface 1
313 device pci 16.1 off end # Management Engine Interface 2
314 device pci 16.2 off end # Management Engine IDE-R
315 device pci 16.3 off end # Management Engine KT Redirection
316 device pci 16.4 off end # Management Engine Interface 3
317 device pci 17.0 off end # SATA
318 device pci 19.0 on end # UART #2
319 device pci 19.1 off end # I2C #5
320 device pci 19.2 on
321 chip drivers/i2c/max98373
322 register "vmon_slot_no" = "4"
323 register "imon_slot_no" = "5"
324 register "uid" = "0"
325 register "desc" = ""RIGHT SPEAKER AMP""
326 register "name" = ""MAXR""
327 device i2c 31 on end
328 end
329 chip drivers/i2c/max98373
330 register "vmon_slot_no" = "6"
331 register "imon_slot_no" = "7"
332 register "uid" = "1"
333 register "desc" = ""LEFT SPEAKER AMP""
334 register "name" = ""MAXL""
335 device i2c 32 on end
336 end
337 chip drivers/i2c/da7219
338 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
339 register "btn_cfg" = "50"
340 register "mic_det_thr" = "500"
341 register "jack_ins_deb" = "20"
342 register "jack_det_rate" = ""32ms_64ms""
343 register "jack_rem_deb" = "1"
344 register "a_d_btn_thr" = "0xa"
345 register "d_b_btn_thr" = "0x16"
346 register "b_c_btn_thr" = "0x21"
347 register "c_mic_btn_thr" = "0x3e"
348 register "btn_avg" = "4"
349 register "adc_1bit_rpt" = "1"
350 register "micbias_lvl" = "2600"
351 register "mic_amp_in_sel" = ""diff""
352 device i2c 1a on end
353 end
354 end # I2C #4 - Audio
355 device pci 1c.0 on
356 chip drivers/intel/wifi
Caveh Jalaliab770082019-02-01 20:21:26 -0800357 register "wake" = "GPE0_DW1_07" # GPP_B7
Duncan Laurieba49c092018-03-27 13:34:40 -0700358 device pci 00.0 on end
359 end
360 end # PCI Express Port 1
361 device pci 1c.1 off end # PCI Express Port 2
362 device pci 1c.2 off end # PCI Express Port 3
363 device pci 1c.3 off end # PCI Express Port 4
caveh jalali70ca84d62019-06-11 04:23:23 +0000364 device pci 1c.4 off end # PCI Express Port 5
Duncan Laurieba49c092018-03-27 13:34:40 -0700365 device pci 1c.5 off end # PCI Express Port 6
366 device pci 1c.6 off end # PCI Express Port 7
367 device pci 1c.7 off end # PCI Express Port 8
368 device pci 1d.0 off end # PCI Express Port 9
369 device pci 1d.1 off end # PCI Express Port 10
370 device pci 1d.2 off end # PCI Express Port 11
371 device pci 1d.3 off end # PCI Express Port 12
372 device pci 1e.0 on end # UART #0
373 device pci 1e.1 off end # UART #1
374 device pci 1e.2 on
375 chip drivers/spi/acpi
376 register "hid" = "ACPI_DT_NAMESPACE_HID"
377 register "compat_string" = ""google,cr50""
378 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
379 device spi 0 on end
380 end
381 end # GSPI #0
382 device pci 1e.3 off end # GSPI #1
383 device pci 1e.4 on end # eMMC
384 device pci 1e.5 off end # SDIO
385 device pci 1e.6 off end # SDCard
386 device pci 1f.0 on
387 chip ec/google/chromeec
388 device pnp 0c09.0 on end
389 end
390 end # LPC Interface
391 device pci 1f.1 on end # P2SB
392 device pci 1f.2 on end # Power Management Controller
393 device pci 1f.3 on end # Intel HDA
394 device pci 1f.4 on end # SMBus
395 device pci 1f.5 on end # PCH SPI
396 device pci 1f.6 off end # GbE
397 end
398end