blob: ce943c486c1e11f978f99c4450086475ad41b178 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Matt DeVillier76ea54e2019-12-29 12:09:31 -06006 register "gpu_pp_up_delay_ms" = "200"
7 register "gpu_pp_down_delay_ms" = "50"
8 register "gpu_pp_cycle_delay_ms" = "600"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11 register "gpu_pch_backlight_pwm_hz" = "200"
12
Duncan Laurieba49c092018-03-27 13:34:40 -070013 # Deep Sx states
14 register "deep_s3_enable_ac" = "0"
15 register "deep_s3_enable_dc" = "0"
16 register "deep_s5_enable_ac" = "1"
17 register "deep_s5_enable_dc" = "1"
18 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
19
20 # GPE configuration
21 # Note that GPE events called out in ASL code rely on this
22 # route. i.e. If this route changes then the affected GPE
23 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070024 register "gpe0_dw0" = "GPP_A"
Caveh Jalaliab770082019-02-01 20:21:26 -080025 register "gpe0_dw1" = "GPP_B"
Duncan Laurieba49c092018-03-27 13:34:40 -070026 register "gpe0_dw2" = "GPP_E"
27
28 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
29 register "gen1_dec" = "0x00fc0801"
30 register "gen2_dec" = "0x000c0201"
31 # EC memory map range is 0x900-0x9ff
32 register "gen3_dec" = "0x00fc0901"
33
34 # Enable DPTF
35 register "dptf_enable" = "1"
36
37 # Enable S0ix
38 register "s0ix_enable" = "1"
39
Caveh Jalali6f7db072018-09-07 17:39:01 -070040 # Disable Command TriState
41 register "CmdTriStateDis" = "1"
42
Duncan Laurieba49c092018-03-27 13:34:40 -070043 # FSP Configuration
44 register "ProbelessTrace" = "0"
45 register "EnableLan" = "0"
46 register "EnableSata" = "0"
47 register "SataSalpSupport" = "0"
48 register "SataMode" = "0"
49 register "SataPortsEnable[0]" = "0"
50 register "EnableAzalia" = "1"
51 register "DspEnable" = "1"
52 register "IoBufferOwnership" = "3"
53 register "EnableTraceHub" = "0"
54 register "SsicPortEnable" = "0"
55 register "SmbusEnable" = "1"
Chen, Ping-chung51962d32018-07-04 15:19:39 +080056 register "Cio2Enable" = "1"
57 register "SaImguEnable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070058 register "ScsEmmcEnabled" = "1"
59 register "ScsEmmcHs400Enabled" = "1"
60 register "ScsSdCardEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070061 register "PttSwitch" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070062 register "SkipExtGfxScan" = "1"
63 register "Device4Enable" = "1"
64 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070065 register "SaGv" = "3"
Duncan Laurieba49c092018-03-27 13:34:40 -070066 register "PmConfigSlpS3MinAssert" = "2" # 50ms
67 register "PmConfigSlpS4MinAssert" = "1" # 1s
68 register "PmConfigSlpSusMinAssert" = "1" # 500ms
69 register "PmConfigSlpAMinAssert" = "3" # 2s
70 register "PmTimerDisabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070071
72 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053073 register "power_limits_config" = "{
74 .tdp_pl1_override = 7,
75 .tdp_pl2_override = 15,
76 .psys_pmax = 45,
77 }"
Duncan Laurieba49c092018-03-27 13:34:40 -070078 register "tcc_offset" = "10"
Duncan Laurieba49c092018-03-27 13:34:40 -070079
80 register "pirqa_routing" = "PCH_IRQ11"
81 register "pirqb_routing" = "PCH_IRQ10"
82 register "pirqc_routing" = "PCH_IRQ11"
83 register "pirqd_routing" = "PCH_IRQ11"
84 register "pirqe_routing" = "PCH_IRQ11"
85 register "pirqf_routing" = "PCH_IRQ11"
86 register "pirqg_routing" = "PCH_IRQ11"
87 register "pirqh_routing" = "PCH_IRQ11"
88
89 # VR Settings Configuration for 4 Domains
90 #+----------------+-------+-------+-------+-------+
91 #| Domain/Setting | SA | IA | GTUS | GTS |
92 #+----------------+-------+-------+-------+-------+
93 #| Psi1Threshold | 20A | 20A | 20A | 20A |
94 #| Psi2Threshold | 2A | 2A | 2A | 2A |
95 #| Psi3Threshold | 1A | 1A | 1A | 1A |
96 #| Psi3Enable | 1 | 1 | 1 | 1 |
97 #| Psi4Enable | 1 | 1 | 1 | 1 |
98 #| ImonSlope | 0 | 0 | 0 | 0 |
99 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -0700100 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -0700101 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700102 #| AcLoadline | 16.20 | 5.24 | 4.62 | 4.62 |
103 #| DcLoadline | 14.2 | 4.94 | 4.25 | 4.25 |
Duncan Laurieba49c092018-03-27 13:34:40 -0700104 #+----------------+-------+-------+-------+-------+
105 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
106 .vr_config_enable = 1,
107 .psi1threshold = VR_CFG_AMP(20),
108 .psi2threshold = VR_CFG_AMP(2),
109 .psi3threshold = VR_CFG_AMP(1),
110 .psi3enable = 1,
111 .psi4enable = 1,
112 .imon_slope = 0x0,
113 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700114 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700115 .ac_loadline = 1620,
Duncan Laurieba49c092018-03-27 13:34:40 -0700116 .dc_loadline = 1420,
117 }"
118
119 register "domain_vr_config[VR_IA_CORE]" = "{
120 .vr_config_enable = 1,
121 .psi1threshold = VR_CFG_AMP(20),
122 .psi2threshold = VR_CFG_AMP(2),
123 .psi3threshold = VR_CFG_AMP(1),
124 .psi3enable = 1,
125 .psi4enable = 1,
126 .imon_slope = 0x0,
127 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700128 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700129 .ac_loadline = 524,
130 .dc_loadline = 494,
Duncan Laurieba49c092018-03-27 13:34:40 -0700131 }"
132
133 register "domain_vr_config[VR_GT_UNSLICED]" = "{
134 .vr_config_enable = 1,
135 .psi1threshold = VR_CFG_AMP(20),
136 .psi2threshold = VR_CFG_AMP(2),
137 .psi3threshold = VR_CFG_AMP(1),
138 .psi3enable = 1,
139 .psi4enable = 1,
140 .imon_slope = 0x0,
141 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700142 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700143 .ac_loadline = 462,
144 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700145 }"
146
147 register "domain_vr_config[VR_GT_SLICED]" = "{
148 .vr_config_enable = 1,
149 .psi1threshold = VR_CFG_AMP(20),
150 .psi2threshold = VR_CFG_AMP(2),
151 .psi3threshold = VR_CFG_AMP(1),
152 .psi3enable = 1,
153 .psi4enable = 1,
154 .imon_slope = 0x0,
155 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700156 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700157 .ac_loadline = 462,
158 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700159 }"
160
Caveh Jalali41979d82018-09-06 19:55:21 -0700161 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700162 register "PcieRpEnable[0]" = "1"
163 register "PcieRpClkReqSupport[0]" = "1"
164 register "PcieRpClkReqNumber[0]" = "1"
165 register "PcieRpClkSrcNumber[0]" = "1"
166 register "PcieRpAdvancedErrorReporting[0]" = "1"
167 register "PcieRpLtrEnable[0]" = "1"
168
169 # USB 2.0
170 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
171 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
172 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
173 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
174 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
175 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
176
177 # USB 3.0
178 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
179 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
180 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
181 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
182
Subrata Banikc4986eb2018-05-09 14:55:09 +0530183 # Intel Common SoC Config
184 #+-------------------+---------------------------+
185 #| Field | Value |
186 #+-------------------+---------------------------+
187 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
188 #| GSPI0 | cr50 TPM. Early init is |
189 #| | required to set up a BAR |
190 #| | for TPM communication |
191 #| | before memory is up |
192 #| I2C0 | Touchscreen |
193 #| I2C2 | Trackpad |
194 #| I2C3 | Camera |
195 #| I2C4 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530196 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530197 #+-------------------+---------------------------+
198 register "common_soc_config" = "{
199 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
200 .i2c[0] = {
201 .speed = I2C_SPEED_FAST,
202 .rise_time_ns = 98,
203 .fall_time_ns = 38,
204 },
205 .i2c[2] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800206 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530207 .speed_config[0] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800208 .speed = I2C_SPEED_FAST,
209 .scl_lcnt = 186,
210 .scl_hcnt = 93,
211 .sda_hold = 36,
212 },
Subrata Banikc4986eb2018-05-09 14:55:09 +0530213 },
214 .i2c[3] = {
215 .speed = I2C_SPEED_FAST,
216 .rise_time_ns = 98,
217 .fall_time_ns = 38,
218 },
219 .i2c[4] = {
220 .speed = I2C_SPEED_FAST,
221 .speed_config[0] = {
222 .speed = I2C_SPEED_FAST,
223 .scl_lcnt = 176,
224 .scl_hcnt = 95,
225 .sda_hold = 36,
226 }
227 },
228 .gspi[0] = {
229 .speed_mhz = 1,
230 .early_init = 1,
231 },
Subrata Banikc077b222019-08-01 10:50:35 +0530232 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530233 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700234 # Touchscreen
235 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700236
237 # Trackpad
238 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700239
240 # Camera
241 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700242
243 # Audio
244 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700245
246 register "SerialIoDevMode" = "{
247 [PchSerialIoIndexI2C0] = PchSerialIoPci,
248 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
249 [PchSerialIoIndexI2C2] = PchSerialIoPci,
250 [PchSerialIoIndexI2C3] = PchSerialIoPci,
251 [PchSerialIoIndexI2C4] = PchSerialIoPci,
252 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
253 [PchSerialIoIndexSpi0] = PchSerialIoPci,
254 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
255 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
256 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
257 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
258 }"
259
260 device cpu_cluster 0 on
261 device lapic 0 on end
262 end
263 device domain 0 on
264 device pci 00.0 on end # Host Bridge
265 device pci 02.0 on end # Integrated Graphics Device
li feng0738d2a2018-05-22 15:53:39 -0700266 device pci 13.0 off end # Integrated Sensor Hub
Gaggery Tsaiaa0929d2019-01-08 15:13:25 -0800267 device pci 14.0 on
268 chip drivers/usb/acpi
269 register "desc" = ""Root Hub""
270 register "type" = "UPC_TYPE_HUB"
271 device usb 0.0 on
272 chip drivers/usb/acpi
273 register "desc" = ""USB Type C Port 1""
274 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
275 device usb 2.0 on end
276 end
277 chip drivers/usb/acpi
278 register "desc" = ""Bluetooth""
279 register "type" = "UPC_TYPE_INTERNAL"
280 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
281 device usb 2.2 on end
282 end
283 chip drivers/usb/acpi
284 register "desc" = ""USB Type C Port 2""
285 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
286 device usb 2.4 on end
287 end
288 end
289 end
290 end # USB xHCI
Duncan Laurieba49c092018-03-27 13:34:40 -0700291 device pci 14.1 on end # USB xDCI (OTG)
292 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700293 device pci 15.0 on
294 chip drivers/i2c/hid
295 register "generic.hid" = ""ACPI0C50""
296 register "generic.desc" = ""STM Touchscreen""
297 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
298 register "generic.speed" = "I2C_SPEED_FAST"
299 register "generic.probed" = "1"
Caveh Jalali19c0ae52018-10-01 19:37:42 -0700300 register "generic.has_power_resource" = "1"
301 register "generic.disable_gpio_export_in_crs" = "1"
302 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
303 # 2ms for load switch slew + 5 ms for touchscreen
304 register "generic.enable_delay_ms" = "7"
305 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
306 register "generic.reset_delay_ms" = "20"
307 register "generic.reset_off_delay_ms" = "1"
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700308 register "hid_desc_reg_offset" = "0xab"
309 device i2c 0x49 on end
310 end
311 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700312 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700313 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700314 chip drivers/i2c/hid
315 register "generic.hid" = ""ACPI0C50""
316 register "generic.desc" = ""ELAN Touchpad""
317 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
318 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
319 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700320 device i2c 0x15 on end
321 end
322 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700323 device pci 15.3 on end # I2C #3 - Camera
324 device pci 16.0 on end # Management Engine Interface 1
325 device pci 16.1 off end # Management Engine Interface 2
326 device pci 16.2 off end # Management Engine IDE-R
327 device pci 16.3 off end # Management Engine KT Redirection
328 device pci 16.4 off end # Management Engine Interface 3
329 device pci 17.0 off end # SATA
330 device pci 19.0 on end # UART #2
331 device pci 19.1 off end # I2C #5
332 device pci 19.2 on
333 chip drivers/i2c/max98373
334 register "vmon_slot_no" = "4"
335 register "imon_slot_no" = "5"
336 register "uid" = "0"
337 register "desc" = ""RIGHT SPEAKER AMP""
338 register "name" = ""MAXR""
339 device i2c 31 on end
340 end
341 chip drivers/i2c/max98373
342 register "vmon_slot_no" = "6"
343 register "imon_slot_no" = "7"
344 register "uid" = "1"
345 register "desc" = ""LEFT SPEAKER AMP""
346 register "name" = ""MAXL""
347 device i2c 32 on end
348 end
349 chip drivers/i2c/da7219
350 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
351 register "btn_cfg" = "50"
352 register "mic_det_thr" = "500"
353 register "jack_ins_deb" = "20"
354 register "jack_det_rate" = ""32ms_64ms""
355 register "jack_rem_deb" = "1"
356 register "a_d_btn_thr" = "0xa"
357 register "d_b_btn_thr" = "0x16"
358 register "b_c_btn_thr" = "0x21"
359 register "c_mic_btn_thr" = "0x3e"
360 register "btn_avg" = "4"
361 register "adc_1bit_rpt" = "1"
362 register "micbias_lvl" = "2600"
363 register "mic_amp_in_sel" = ""diff""
364 device i2c 1a on end
365 end
366 end # I2C #4 - Audio
367 device pci 1c.0 on
368 chip drivers/intel/wifi
Caveh Jalaliab770082019-02-01 20:21:26 -0800369 register "wake" = "GPE0_DW1_07" # GPP_B7
Duncan Laurieba49c092018-03-27 13:34:40 -0700370 device pci 00.0 on end
371 end
372 end # PCI Express Port 1
373 device pci 1c.1 off end # PCI Express Port 2
374 device pci 1c.2 off end # PCI Express Port 3
375 device pci 1c.3 off end # PCI Express Port 4
caveh jalali70ca84d62019-06-11 04:23:23 +0000376 device pci 1c.4 off end # PCI Express Port 5
Duncan Laurieba49c092018-03-27 13:34:40 -0700377 device pci 1c.5 off end # PCI Express Port 6
378 device pci 1c.6 off end # PCI Express Port 7
379 device pci 1c.7 off end # PCI Express Port 8
380 device pci 1d.0 off end # PCI Express Port 9
381 device pci 1d.1 off end # PCI Express Port 10
382 device pci 1d.2 off end # PCI Express Port 11
383 device pci 1d.3 off end # PCI Express Port 12
384 device pci 1e.0 on end # UART #0
385 device pci 1e.1 off end # UART #1
386 device pci 1e.2 on
387 chip drivers/spi/acpi
388 register "hid" = "ACPI_DT_NAMESPACE_HID"
389 register "compat_string" = ""google,cr50""
390 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
391 device spi 0 on end
392 end
393 end # GSPI #0
394 device pci 1e.3 off end # GSPI #1
395 device pci 1e.4 on end # eMMC
396 device pci 1e.5 off end # SDIO
397 device pci 1e.6 off end # SDCard
398 device pci 1f.0 on
399 chip ec/google/chromeec
400 device pnp 0c09.0 on end
401 end
402 end # LPC Interface
403 device pci 1f.1 on end # P2SB
404 device pci 1f.2 on end # Power Management Controller
405 device pci 1f.3 on end # Intel HDA
406 device pci 1f.4 on end # SMBus
407 device pci 1f.5 on end # PCH SPI
408 device pci 1f.6 off end # GbE
409 end
410end