blob: 968faefaf1a18cdd500ff83fdad124e51ab8605d [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070014 register "gpe0_dw0" = "GPP_A"
Duncan Laurieba49c092018-03-27 13:34:40 -070015 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
Chen, Ping-chung51962d32018-07-04 15:19:39 +080043 register "Cio2Enable" = "1"
44 register "SaImguEnable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070045 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070048 register "PttSwitch" = "0"
49 register "InternalGfx" = "1"
50 register "SkipExtGfxScan" = "1"
51 register "Device4Enable" = "1"
52 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070053 register "SaGv" = "3"
54 register "SerialIrqConfigSirqEnable" = "1"
55 register "PmConfigSlpS3MinAssert" = "2" # 50ms
56 register "PmConfigSlpS4MinAssert" = "1" # 1s
57 register "PmConfigSlpSusMinAssert" = "1" # 500ms
58 register "PmConfigSlpAMinAssert" = "3" # 2s
59 register "PmTimerDisabled" = "1"
60 register "VmxEnable" = "1"
61
62 register "speed_shift_enable" = "1"
63 register "dptf_enable" = "1"
64 register "tdp_pl2_override" = "15"
65 register "psys_pmax" = "45"
66 register "tcc_offset" = "10"
67 register "pch_trip_temp" = "75"
Duncan Laurieba49c092018-03-27 13:34:40 -070068
69 register "pirqa_routing" = "PCH_IRQ11"
70 register "pirqb_routing" = "PCH_IRQ10"
71 register "pirqc_routing" = "PCH_IRQ11"
72 register "pirqd_routing" = "PCH_IRQ11"
73 register "pirqe_routing" = "PCH_IRQ11"
74 register "pirqf_routing" = "PCH_IRQ11"
75 register "pirqg_routing" = "PCH_IRQ11"
76 register "pirqh_routing" = "PCH_IRQ11"
77
78 # VR Settings Configuration for 4 Domains
79 #+----------------+-------+-------+-------+-------+
80 #| Domain/Setting | SA | IA | GTUS | GTS |
81 #+----------------+-------+-------+-------+-------+
82 #| Psi1Threshold | 20A | 20A | 20A | 20A |
83 #| Psi2Threshold | 2A | 2A | 2A | 2A |
84 #| Psi3Threshold | 1A | 1A | 1A | 1A |
85 #| Psi3Enable | 1 | 1 | 1 | 1 |
86 #| Psi4Enable | 1 | 1 | 1 | 1 |
87 #| ImonSlope | 0 | 0 | 0 | 0 |
88 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -070089 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -070090 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai177f3432018-08-01 14:07:18 -070091 #| AcLoadline | 14.75 | 4.42 | 4.7 | 4.7 |
92 #| DcLoadline | 14.2 | 4.2 | 4.41 | 4.41 |
Duncan Laurieba49c092018-03-27 13:34:40 -070093 #+----------------+-------+-------+-------+-------+
94 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
95 .vr_config_enable = 1,
96 .psi1threshold = VR_CFG_AMP(20),
97 .psi2threshold = VR_CFG_AMP(2),
98 .psi3threshold = VR_CFG_AMP(1),
99 .psi3enable = 1,
100 .psi4enable = 1,
101 .imon_slope = 0x0,
102 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700103 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700104 .ac_loadline = 1475,
Duncan Laurieba49c092018-03-27 13:34:40 -0700105 .dc_loadline = 1420,
106 }"
107
108 register "domain_vr_config[VR_IA_CORE]" = "{
109 .vr_config_enable = 1,
110 .psi1threshold = VR_CFG_AMP(20),
111 .psi2threshold = VR_CFG_AMP(2),
112 .psi3threshold = VR_CFG_AMP(1),
113 .psi3enable = 1,
114 .psi4enable = 1,
115 .imon_slope = 0x0,
116 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700117 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700118 .ac_loadline = 442,
119 .dc_loadline = 420,
Duncan Laurieba49c092018-03-27 13:34:40 -0700120 }"
121
122 register "domain_vr_config[VR_GT_UNSLICED]" = "{
123 .vr_config_enable = 1,
124 .psi1threshold = VR_CFG_AMP(20),
125 .psi2threshold = VR_CFG_AMP(2),
126 .psi3threshold = VR_CFG_AMP(1),
127 .psi3enable = 1,
128 .psi4enable = 1,
129 .imon_slope = 0x0,
130 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700131 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700132 .ac_loadline = 470,
133 .dc_loadline = 441,
Duncan Laurieba49c092018-03-27 13:34:40 -0700134 }"
135
136 register "domain_vr_config[VR_GT_SLICED]" = "{
137 .vr_config_enable = 1,
138 .psi1threshold = VR_CFG_AMP(20),
139 .psi2threshold = VR_CFG_AMP(2),
140 .psi3threshold = VR_CFG_AMP(1),
141 .psi3enable = 1,
142 .psi4enable = 1,
143 .imon_slope = 0x0,
144 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700145 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700146 .ac_loadline = 470,
147 .dc_loadline = 441,
Duncan Laurieba49c092018-03-27 13:34:40 -0700148 }"
149
Caveh Jalali41979d82018-09-06 19:55:21 -0700150 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700151 register "PcieRpEnable[0]" = "1"
152 register "PcieRpClkReqSupport[0]" = "1"
153 register "PcieRpClkReqNumber[0]" = "1"
154 register "PcieRpClkSrcNumber[0]" = "1"
155 register "PcieRpAdvancedErrorReporting[0]" = "1"
156 register "PcieRpLtrEnable[0]" = "1"
157
Caveh Jalali41979d82018-09-06 19:55:21 -0700158 # PCIe Root port 5 (NVMe)
159 # PcieRpEnable: Enable root port
160 # PcieRpClkReqSupport: Enable CLKREQ#
161 # PcieRpClkReqNumber: Uses SRCCLKREQ4#
162 # PcieRpClkSrcNumber: Uses CLKOUT_PCIE_4
163 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
164 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
165 register "PcieRpEnable[4]" = "1"
166 register "PcieRpClkReqSupport[4]" = "1"
167 register "PcieRpClkReqNumber[4]" = "4"
168 register "PcieRpClkSrcNumber[4]" = "4"
169 register "PcieRpAdvancedErrorReporting[4]" = "1"
170 register "PcieRpLtrEnable[4]" = "1"
171
Duncan Laurieba49c092018-03-27 13:34:40 -0700172 # USB 2.0
173 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
174 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
175 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
176 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
177 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
178 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
179
180 # USB 3.0
181 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
182 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
183 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
184 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
185
Subrata Banikc4986eb2018-05-09 14:55:09 +0530186 # Intel Common SoC Config
187 #+-------------------+---------------------------+
188 #| Field | Value |
189 #+-------------------+---------------------------+
190 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
191 #| GSPI0 | cr50 TPM. Early init is |
192 #| | required to set up a BAR |
193 #| | for TPM communication |
194 #| | before memory is up |
195 #| I2C0 | Touchscreen |
196 #| I2C2 | Trackpad |
197 #| I2C3 | Camera |
198 #| I2C4 | Audio |
199 #+-------------------+---------------------------+
200 register "common_soc_config" = "{
201 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
202 .i2c[0] = {
203 .speed = I2C_SPEED_FAST,
204 .rise_time_ns = 98,
205 .fall_time_ns = 38,
206 },
207 .i2c[2] = {
208 .speed = I2C_SPEED_FAST,
209 .speed_config[0] = {
210 .speed = I2C_SPEED_FAST,
211 .scl_lcnt = 186,
212 .scl_hcnt = 93,
213 .sda_hold = 36,
214 },
215 },
216 .i2c[3] = {
217 .speed = I2C_SPEED_FAST,
218 .rise_time_ns = 98,
219 .fall_time_ns = 38,
220 },
221 .i2c[4] = {
222 .speed = I2C_SPEED_FAST,
223 .speed_config[0] = {
224 .speed = I2C_SPEED_FAST,
225 .scl_lcnt = 176,
226 .scl_hcnt = 95,
227 .sda_hold = 36,
228 }
229 },
230 .gspi[0] = {
231 .speed_mhz = 1,
232 .early_init = 1,
233 },
234 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700235 # Touchscreen
236 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700237
238 # Trackpad
239 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700240
241 # Camera
242 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700243
244 # Audio
245 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700246
247 register "SerialIoDevMode" = "{
248 [PchSerialIoIndexI2C0] = PchSerialIoPci,
249 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
250 [PchSerialIoIndexI2C2] = PchSerialIoPci,
251 [PchSerialIoIndexI2C3] = PchSerialIoPci,
252 [PchSerialIoIndexI2C4] = PchSerialIoPci,
253 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
254 [PchSerialIoIndexSpi0] = PchSerialIoPci,
255 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
256 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
257 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
258 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
259 }"
260
261 device cpu_cluster 0 on
262 device lapic 0 on end
263 end
264 device domain 0 on
265 device pci 00.0 on end # Host Bridge
266 device pci 02.0 on end # Integrated Graphics Device
li feng0738d2a2018-05-22 15:53:39 -0700267 device pci 13.0 off end # Integrated Sensor Hub
Duncan Laurieba49c092018-03-27 13:34:40 -0700268 device pci 14.0 on end # USB xHCI
269 device pci 14.1 on end # USB xDCI (OTG)
270 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700271 device pci 15.0 on
272 chip drivers/i2c/hid
273 register "generic.hid" = ""ACPI0C50""
274 register "generic.desc" = ""STM Touchscreen""
275 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
276 register "generic.speed" = "I2C_SPEED_FAST"
277 register "generic.probed" = "1"
278 register "hid_desc_reg_offset" = "0xab"
279 device i2c 0x49 on end
280 end
281 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700282 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700283 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700284 chip drivers/i2c/hid
285 register "generic.hid" = ""ACPI0C50""
286 register "generic.desc" = ""ELAN Touchpad""
287 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
288 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
289 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700290 device i2c 0x15 on end
291 end
292 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700293 device pci 15.3 on end # I2C #3 - Camera
294 device pci 16.0 on end # Management Engine Interface 1
295 device pci 16.1 off end # Management Engine Interface 2
296 device pci 16.2 off end # Management Engine IDE-R
297 device pci 16.3 off end # Management Engine KT Redirection
298 device pci 16.4 off end # Management Engine Interface 3
299 device pci 17.0 off end # SATA
300 device pci 19.0 on end # UART #2
301 device pci 19.1 off end # I2C #5
302 device pci 19.2 on
303 chip drivers/i2c/max98373
304 register "vmon_slot_no" = "4"
305 register "imon_slot_no" = "5"
306 register "uid" = "0"
307 register "desc" = ""RIGHT SPEAKER AMP""
308 register "name" = ""MAXR""
309 device i2c 31 on end
310 end
311 chip drivers/i2c/max98373
312 register "vmon_slot_no" = "6"
313 register "imon_slot_no" = "7"
314 register "uid" = "1"
315 register "desc" = ""LEFT SPEAKER AMP""
316 register "name" = ""MAXL""
317 device i2c 32 on end
318 end
319 chip drivers/i2c/da7219
320 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
321 register "btn_cfg" = "50"
322 register "mic_det_thr" = "500"
323 register "jack_ins_deb" = "20"
324 register "jack_det_rate" = ""32ms_64ms""
325 register "jack_rem_deb" = "1"
326 register "a_d_btn_thr" = "0xa"
327 register "d_b_btn_thr" = "0x16"
328 register "b_c_btn_thr" = "0x21"
329 register "c_mic_btn_thr" = "0x3e"
330 register "btn_avg" = "4"
331 register "adc_1bit_rpt" = "1"
332 register "micbias_lvl" = "2600"
333 register "mic_amp_in_sel" = ""diff""
334 device i2c 1a on end
335 end
336 end # I2C #4 - Audio
337 device pci 1c.0 on
338 chip drivers/intel/wifi
339 register "wake" = "GPE0_DW0_00"
340 device pci 00.0 on end
341 end
342 end # PCI Express Port 1
343 device pci 1c.1 off end # PCI Express Port 2
344 device pci 1c.2 off end # PCI Express Port 3
345 device pci 1c.3 off end # PCI Express Port 4
Caveh Jalali41979d82018-09-06 19:55:21 -0700346 device pci 1c.4 on end # PCI Express Port 5 (NVMe)
Duncan Laurieba49c092018-03-27 13:34:40 -0700347 device pci 1c.5 off end # PCI Express Port 6
348 device pci 1c.6 off end # PCI Express Port 7
349 device pci 1c.7 off end # PCI Express Port 8
350 device pci 1d.0 off end # PCI Express Port 9
351 device pci 1d.1 off end # PCI Express Port 10
352 device pci 1d.2 off end # PCI Express Port 11
353 device pci 1d.3 off end # PCI Express Port 12
354 device pci 1e.0 on end # UART #0
355 device pci 1e.1 off end # UART #1
356 device pci 1e.2 on
357 chip drivers/spi/acpi
358 register "hid" = "ACPI_DT_NAMESPACE_HID"
359 register "compat_string" = ""google,cr50""
360 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
361 device spi 0 on end
362 end
363 end # GSPI #0
364 device pci 1e.3 off end # GSPI #1
365 device pci 1e.4 on end # eMMC
366 device pci 1e.5 off end # SDIO
367 device pci 1e.6 off end # SDCard
368 device pci 1f.0 on
369 chip ec/google/chromeec
370 device pnp 0c09.0 on end
371 end
372 end # LPC Interface
373 device pci 1f.1 on end # P2SB
374 device pci 1f.2 on end # Power Management Controller
375 device pci 1f.3 on end # Intel HDA
376 device pci 1f.4 on end # SMBus
377 device pci 1f.5 on end # PCH SPI
378 device pci 1f.6 off end # GbE
379 end
380end