blob: 5b49884801f4800c25f99db5c6ee3e0753b3b168 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070014 register "gpe0_dw0" = "GPP_A"
Caveh Jalaliab770082019-02-01 20:21:26 -080015 register "gpe0_dw1" = "GPP_B"
Duncan Laurieba49c092018-03-27 13:34:40 -070016 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
Caveh Jalali6f7db072018-09-07 17:39:01 -070030 # Disable Command TriState
31 register "CmdTriStateDis" = "1"
32
Duncan Laurieba49c092018-03-27 13:34:40 -070033 # FSP Configuration
34 register "ProbelessTrace" = "0"
35 register "EnableLan" = "0"
36 register "EnableSata" = "0"
37 register "SataSalpSupport" = "0"
38 register "SataMode" = "0"
39 register "SataPortsEnable[0]" = "0"
40 register "EnableAzalia" = "1"
41 register "DspEnable" = "1"
42 register "IoBufferOwnership" = "3"
43 register "EnableTraceHub" = "0"
44 register "SsicPortEnable" = "0"
45 register "SmbusEnable" = "1"
Chen, Ping-chung51962d32018-07-04 15:19:39 +080046 register "Cio2Enable" = "1"
47 register "SaImguEnable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070048 register "ScsEmmcEnabled" = "1"
49 register "ScsEmmcHs400Enabled" = "1"
50 register "ScsSdCardEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070051 register "PttSwitch" = "0"
52 register "InternalGfx" = "1"
53 register "SkipExtGfxScan" = "1"
54 register "Device4Enable" = "1"
55 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070056 register "SaGv" = "3"
57 register "SerialIrqConfigSirqEnable" = "1"
58 register "PmConfigSlpS3MinAssert" = "2" # 50ms
59 register "PmConfigSlpS4MinAssert" = "1" # 1s
60 register "PmConfigSlpSusMinAssert" = "1" # 500ms
61 register "PmConfigSlpAMinAssert" = "3" # 2s
62 register "PmTimerDisabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070063
64 register "speed_shift_enable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070065 register "tdp_pl2_override" = "15"
66 register "psys_pmax" = "45"
67 register "tcc_offset" = "10"
68 register "pch_trip_temp" = "75"
Duncan Laurieba49c092018-03-27 13:34:40 -070069
70 register "pirqa_routing" = "PCH_IRQ11"
71 register "pirqb_routing" = "PCH_IRQ10"
72 register "pirqc_routing" = "PCH_IRQ11"
73 register "pirqd_routing" = "PCH_IRQ11"
74 register "pirqe_routing" = "PCH_IRQ11"
75 register "pirqf_routing" = "PCH_IRQ11"
76 register "pirqg_routing" = "PCH_IRQ11"
77 register "pirqh_routing" = "PCH_IRQ11"
78
79 # VR Settings Configuration for 4 Domains
80 #+----------------+-------+-------+-------+-------+
81 #| Domain/Setting | SA | IA | GTUS | GTS |
82 #+----------------+-------+-------+-------+-------+
83 #| Psi1Threshold | 20A | 20A | 20A | 20A |
84 #| Psi2Threshold | 2A | 2A | 2A | 2A |
85 #| Psi3Threshold | 1A | 1A | 1A | 1A |
86 #| Psi3Enable | 1 | 1 | 1 | 1 |
87 #| Psi4Enable | 1 | 1 | 1 | 1 |
88 #| ImonSlope | 0 | 0 | 0 | 0 |
89 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -070090 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -070091 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai177f3432018-08-01 14:07:18 -070092 #| AcLoadline | 14.75 | 4.42 | 4.7 | 4.7 |
93 #| DcLoadline | 14.2 | 4.2 | 4.41 | 4.41 |
Duncan Laurieba49c092018-03-27 13:34:40 -070094 #+----------------+-------+-------+-------+-------+
95 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(2),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700104 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700105 .ac_loadline = 1475,
Duncan Laurieba49c092018-03-27 13:34:40 -0700106 .dc_loadline = 1420,
107 }"
108
109 register "domain_vr_config[VR_IA_CORE]" = "{
110 .vr_config_enable = 1,
111 .psi1threshold = VR_CFG_AMP(20),
112 .psi2threshold = VR_CFG_AMP(2),
113 .psi3threshold = VR_CFG_AMP(1),
114 .psi3enable = 1,
115 .psi4enable = 1,
116 .imon_slope = 0x0,
117 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700118 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700119 .ac_loadline = 442,
120 .dc_loadline = 420,
Duncan Laurieba49c092018-03-27 13:34:40 -0700121 }"
122
123 register "domain_vr_config[VR_GT_UNSLICED]" = "{
124 .vr_config_enable = 1,
125 .psi1threshold = VR_CFG_AMP(20),
126 .psi2threshold = VR_CFG_AMP(2),
127 .psi3threshold = VR_CFG_AMP(1),
128 .psi3enable = 1,
129 .psi4enable = 1,
130 .imon_slope = 0x0,
131 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700132 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700133 .ac_loadline = 470,
134 .dc_loadline = 441,
Duncan Laurieba49c092018-03-27 13:34:40 -0700135 }"
136
137 register "domain_vr_config[VR_GT_SLICED]" = "{
138 .vr_config_enable = 1,
139 .psi1threshold = VR_CFG_AMP(20),
140 .psi2threshold = VR_CFG_AMP(2),
141 .psi3threshold = VR_CFG_AMP(1),
142 .psi3enable = 1,
143 .psi4enable = 1,
144 .imon_slope = 0x0,
145 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700146 .voltage_limit = 1520,
Gaggery Tsai177f3432018-08-01 14:07:18 -0700147 .ac_loadline = 470,
148 .dc_loadline = 441,
Duncan Laurieba49c092018-03-27 13:34:40 -0700149 }"
150
Caveh Jalali41979d82018-09-06 19:55:21 -0700151 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700152 register "PcieRpEnable[0]" = "1"
153 register "PcieRpClkReqSupport[0]" = "1"
154 register "PcieRpClkReqNumber[0]" = "1"
155 register "PcieRpClkSrcNumber[0]" = "1"
156 register "PcieRpAdvancedErrorReporting[0]" = "1"
157 register "PcieRpLtrEnable[0]" = "1"
158
Caveh Jalali41979d82018-09-06 19:55:21 -0700159 # PCIe Root port 5 (NVMe)
160 # PcieRpEnable: Enable root port
161 # PcieRpClkReqSupport: Enable CLKREQ#
162 # PcieRpClkReqNumber: Uses SRCCLKREQ4#
163 # PcieRpClkSrcNumber: Uses CLKOUT_PCIE_4
164 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
165 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
166 register "PcieRpEnable[4]" = "1"
167 register "PcieRpClkReqSupport[4]" = "1"
168 register "PcieRpClkReqNumber[4]" = "4"
169 register "PcieRpClkSrcNumber[4]" = "4"
170 register "PcieRpAdvancedErrorReporting[4]" = "1"
171 register "PcieRpLtrEnable[4]" = "1"
172
Duncan Laurieba49c092018-03-27 13:34:40 -0700173 # USB 2.0
174 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
175 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
176 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
177 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
178 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
179 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
180
181 # USB 3.0
182 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
183 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
184 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
185 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
186
Subrata Banikc4986eb2018-05-09 14:55:09 +0530187 # Intel Common SoC Config
188 #+-------------------+---------------------------+
189 #| Field | Value |
190 #+-------------------+---------------------------+
191 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
192 #| GSPI0 | cr50 TPM. Early init is |
193 #| | required to set up a BAR |
194 #| | for TPM communication |
195 #| | before memory is up |
196 #| I2C0 | Touchscreen |
197 #| I2C2 | Trackpad |
198 #| I2C3 | Camera |
199 #| I2C4 | Audio |
200 #+-------------------+---------------------------+
201 register "common_soc_config" = "{
202 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
203 .i2c[0] = {
204 .speed = I2C_SPEED_FAST,
205 .rise_time_ns = 98,
206 .fall_time_ns = 38,
207 },
208 .i2c[2] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800209 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530210 .speed_config[0] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800211 .speed = I2C_SPEED_FAST,
212 .scl_lcnt = 186,
213 .scl_hcnt = 93,
214 .sda_hold = 36,
215 },
Subrata Banikc4986eb2018-05-09 14:55:09 +0530216 },
217 .i2c[3] = {
218 .speed = I2C_SPEED_FAST,
219 .rise_time_ns = 98,
220 .fall_time_ns = 38,
221 },
222 .i2c[4] = {
223 .speed = I2C_SPEED_FAST,
224 .speed_config[0] = {
225 .speed = I2C_SPEED_FAST,
226 .scl_lcnt = 176,
227 .scl_hcnt = 95,
228 .sda_hold = 36,
229 }
230 },
231 .gspi[0] = {
232 .speed_mhz = 1,
233 .early_init = 1,
234 },
235 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700236 # Touchscreen
237 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700238
239 # Trackpad
240 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700241
242 # Camera
243 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700244
245 # Audio
246 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700247
248 register "SerialIoDevMode" = "{
249 [PchSerialIoIndexI2C0] = PchSerialIoPci,
250 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
251 [PchSerialIoIndexI2C2] = PchSerialIoPci,
252 [PchSerialIoIndexI2C3] = PchSerialIoPci,
253 [PchSerialIoIndexI2C4] = PchSerialIoPci,
254 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
255 [PchSerialIoIndexSpi0] = PchSerialIoPci,
256 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
257 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
258 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
259 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
260 }"
261
262 device cpu_cluster 0 on
263 device lapic 0 on end
264 end
265 device domain 0 on
266 device pci 00.0 on end # Host Bridge
267 device pci 02.0 on end # Integrated Graphics Device
li feng0738d2a2018-05-22 15:53:39 -0700268 device pci 13.0 off end # Integrated Sensor Hub
Duncan Laurieba49c092018-03-27 13:34:40 -0700269 device pci 14.0 on end # USB xHCI
270 device pci 14.1 on end # USB xDCI (OTG)
271 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700272 device pci 15.0 on
273 chip drivers/i2c/hid
274 register "generic.hid" = ""ACPI0C50""
275 register "generic.desc" = ""STM Touchscreen""
276 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
277 register "generic.speed" = "I2C_SPEED_FAST"
278 register "generic.probed" = "1"
Caveh Jalali19c0ae52018-10-01 19:37:42 -0700279 register "generic.has_power_resource" = "1"
280 register "generic.disable_gpio_export_in_crs" = "1"
281 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
282 # 2ms for load switch slew + 5 ms for touchscreen
283 register "generic.enable_delay_ms" = "7"
284 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
285 register "generic.reset_delay_ms" = "20"
286 register "generic.reset_off_delay_ms" = "1"
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700287 register "hid_desc_reg_offset" = "0xab"
288 device i2c 0x49 on end
289 end
290 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700291 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700292 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700293 chip drivers/i2c/hid
294 register "generic.hid" = ""ACPI0C50""
295 register "generic.desc" = ""ELAN Touchpad""
296 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
297 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
298 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700299 device i2c 0x15 on end
300 end
301 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700302 device pci 15.3 on end # I2C #3 - Camera
303 device pci 16.0 on end # Management Engine Interface 1
304 device pci 16.1 off end # Management Engine Interface 2
305 device pci 16.2 off end # Management Engine IDE-R
306 device pci 16.3 off end # Management Engine KT Redirection
307 device pci 16.4 off end # Management Engine Interface 3
308 device pci 17.0 off end # SATA
309 device pci 19.0 on end # UART #2
310 device pci 19.1 off end # I2C #5
311 device pci 19.2 on
312 chip drivers/i2c/max98373
313 register "vmon_slot_no" = "4"
314 register "imon_slot_no" = "5"
315 register "uid" = "0"
316 register "desc" = ""RIGHT SPEAKER AMP""
317 register "name" = ""MAXR""
318 device i2c 31 on end
319 end
320 chip drivers/i2c/max98373
321 register "vmon_slot_no" = "6"
322 register "imon_slot_no" = "7"
323 register "uid" = "1"
324 register "desc" = ""LEFT SPEAKER AMP""
325 register "name" = ""MAXL""
326 device i2c 32 on end
327 end
328 chip drivers/i2c/da7219
329 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
330 register "btn_cfg" = "50"
331 register "mic_det_thr" = "500"
332 register "jack_ins_deb" = "20"
333 register "jack_det_rate" = ""32ms_64ms""
334 register "jack_rem_deb" = "1"
335 register "a_d_btn_thr" = "0xa"
336 register "d_b_btn_thr" = "0x16"
337 register "b_c_btn_thr" = "0x21"
338 register "c_mic_btn_thr" = "0x3e"
339 register "btn_avg" = "4"
340 register "adc_1bit_rpt" = "1"
341 register "micbias_lvl" = "2600"
342 register "mic_amp_in_sel" = ""diff""
343 device i2c 1a on end
344 end
345 end # I2C #4 - Audio
346 device pci 1c.0 on
347 chip drivers/intel/wifi
Caveh Jalaliab770082019-02-01 20:21:26 -0800348 register "wake" = "GPE0_DW1_07" # GPP_B7
Duncan Laurieba49c092018-03-27 13:34:40 -0700349 device pci 00.0 on end
350 end
351 end # PCI Express Port 1
352 device pci 1c.1 off end # PCI Express Port 2
353 device pci 1c.2 off end # PCI Express Port 3
354 device pci 1c.3 off end # PCI Express Port 4
Caveh Jalali41979d82018-09-06 19:55:21 -0700355 device pci 1c.4 on end # PCI Express Port 5 (NVMe)
Duncan Laurieba49c092018-03-27 13:34:40 -0700356 device pci 1c.5 off end # PCI Express Port 6
357 device pci 1c.6 off end # PCI Express Port 7
358 device pci 1c.7 off end # PCI Express Port 8
359 device pci 1d.0 off end # PCI Express Port 9
360 device pci 1d.1 off end # PCI Express Port 10
361 device pci 1d.2 off end # PCI Express Port 11
362 device pci 1d.3 off end # PCI Express Port 12
363 device pci 1e.0 on end # UART #0
364 device pci 1e.1 off end # UART #1
365 device pci 1e.2 on
366 chip drivers/spi/acpi
367 register "hid" = "ACPI_DT_NAMESPACE_HID"
368 register "compat_string" = ""google,cr50""
369 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
370 device spi 0 on end
371 end
372 end # GSPI #0
373 device pci 1e.3 off end # GSPI #1
374 device pci 1e.4 on end # eMMC
375 device pci 1e.5 off end # SDIO
376 device pci 1e.6 off end # SDCard
377 device pci 1f.0 on
378 chip ec/google/chromeec
379 device pnp 0c09.0 on end
380 end
381 end # LPC Interface
382 device pci 1f.1 on end # P2SB
383 device pci 1f.2 on end # Power Management Controller
384 device pci 1f.3 on end # Intel HDA
385 device pci 1f.4 on end # SMBus
386 device pci 1f.5 on end # PCH SPI
387 device pci 1f.6 off end # GbE
388 end
389end