blob: b7ab523877bd24eea2f5f40cc5947303543f7da7 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Matt DeVillier76ea54e2019-12-29 12:09:31 -06006 register "gpu_pp_up_delay_ms" = "200"
7 register "gpu_pp_down_delay_ms" = "50"
8 register "gpu_pp_cycle_delay_ms" = "600"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11 register "gpu_pch_backlight_pwm_hz" = "200"
12
Duncan Laurieba49c092018-03-27 13:34:40 -070013 # Deep Sx states
14 register "deep_s3_enable_ac" = "0"
15 register "deep_s3_enable_dc" = "0"
16 register "deep_s5_enable_ac" = "1"
17 register "deep_s5_enable_dc" = "1"
18 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
19
20 # GPE configuration
21 # Note that GPE events called out in ASL code rely on this
22 # route. i.e. If this route changes then the affected GPE
23 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070024 register "gpe0_dw0" = "GPP_A"
Caveh Jalaliab770082019-02-01 20:21:26 -080025 register "gpe0_dw1" = "GPP_B"
Duncan Laurieba49c092018-03-27 13:34:40 -070026 register "gpe0_dw2" = "GPP_E"
27
28 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
29 register "gen1_dec" = "0x00fc0801"
30 register "gen2_dec" = "0x000c0201"
31 # EC memory map range is 0x900-0x9ff
32 register "gen3_dec" = "0x00fc0901"
33
34 # Enable DPTF
35 register "dptf_enable" = "1"
36
37 # Enable S0ix
38 register "s0ix_enable" = "1"
39
Caveh Jalali6f7db072018-09-07 17:39:01 -070040 # Disable Command TriState
41 register "CmdTriStateDis" = "1"
42
Duncan Laurieba49c092018-03-27 13:34:40 -070043 # FSP Configuration
44 register "ProbelessTrace" = "0"
45 register "EnableLan" = "0"
46 register "EnableSata" = "0"
47 register "SataSalpSupport" = "0"
48 register "SataMode" = "0"
49 register "SataPortsEnable[0]" = "0"
50 register "EnableAzalia" = "1"
51 register "DspEnable" = "1"
52 register "IoBufferOwnership" = "3"
53 register "EnableTraceHub" = "0"
54 register "SsicPortEnable" = "0"
55 register "SmbusEnable" = "1"
Chen, Ping-chung51962d32018-07-04 15:19:39 +080056 register "Cio2Enable" = "1"
57 register "SaImguEnable" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070058 register "ScsEmmcEnabled" = "1"
59 register "ScsEmmcHs400Enabled" = "1"
60 register "ScsSdCardEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070061 register "PttSwitch" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070062 register "SkipExtGfxScan" = "1"
63 register "Device4Enable" = "1"
64 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070065 register "SaGv" = "3"
Duncan Laurieba49c092018-03-27 13:34:40 -070066 register "PmConfigSlpS3MinAssert" = "2" # 50ms
67 register "PmConfigSlpS4MinAssert" = "1" # 1s
68 register "PmConfigSlpSusMinAssert" = "1" # 500ms
69 register "PmConfigSlpAMinAssert" = "3" # 2s
70 register "PmTimerDisabled" = "1"
Duncan Laurieba49c092018-03-27 13:34:40 -070071
72 register "speed_shift_enable" = "1"
Puthikorn Voravootivat8997f672019-02-26 15:46:42 -080073 register "tdp_pl1_override" = "7"
Duncan Laurieba49c092018-03-27 13:34:40 -070074 register "tdp_pl2_override" = "15"
75 register "psys_pmax" = "45"
76 register "tcc_offset" = "10"
Duncan Laurieba49c092018-03-27 13:34:40 -070077
78 register "pirqa_routing" = "PCH_IRQ11"
79 register "pirqb_routing" = "PCH_IRQ10"
80 register "pirqc_routing" = "PCH_IRQ11"
81 register "pirqd_routing" = "PCH_IRQ11"
82 register "pirqe_routing" = "PCH_IRQ11"
83 register "pirqf_routing" = "PCH_IRQ11"
84 register "pirqg_routing" = "PCH_IRQ11"
85 register "pirqh_routing" = "PCH_IRQ11"
86
87 # VR Settings Configuration for 4 Domains
88 #+----------------+-------+-------+-------+-------+
89 #| Domain/Setting | SA | IA | GTUS | GTS |
90 #+----------------+-------+-------+-------+-------+
91 #| Psi1Threshold | 20A | 20A | 20A | 20A |
92 #| Psi2Threshold | 2A | 2A | 2A | 2A |
93 #| Psi3Threshold | 1A | 1A | 1A | 1A |
94 #| Psi3Enable | 1 | 1 | 1 | 1 |
95 #| Psi4Enable | 1 | 1 | 1 | 1 |
96 #| ImonSlope | 0 | 0 | 0 | 0 |
97 #| ImonOffset | 0 | 0 | 0 | 0 |
Caveh Jalaliea45ecf2018-08-01 18:53:29 -070098 #| IccMax | set by SoC code per CPU SKU |
Duncan Laurieba49c092018-03-27 13:34:40 -070099 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700100 #| AcLoadline | 16.20 | 5.24 | 4.62 | 4.62 |
101 #| DcLoadline | 14.2 | 4.94 | 4.25 | 4.25 |
Duncan Laurieba49c092018-03-27 13:34:40 -0700102 #+----------------+-------+-------+-------+-------+
103 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
104 .vr_config_enable = 1,
105 .psi1threshold = VR_CFG_AMP(20),
106 .psi2threshold = VR_CFG_AMP(2),
107 .psi3threshold = VR_CFG_AMP(1),
108 .psi3enable = 1,
109 .psi4enable = 1,
110 .imon_slope = 0x0,
111 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700112 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700113 .ac_loadline = 1620,
Duncan Laurieba49c092018-03-27 13:34:40 -0700114 .dc_loadline = 1420,
115 }"
116
117 register "domain_vr_config[VR_IA_CORE]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
120 .psi2threshold = VR_CFG_AMP(2),
121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700126 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700127 .ac_loadline = 524,
128 .dc_loadline = 494,
Duncan Laurieba49c092018-03-27 13:34:40 -0700129 }"
130
131 register "domain_vr_config[VR_GT_UNSLICED]" = "{
132 .vr_config_enable = 1,
133 .psi1threshold = VR_CFG_AMP(20),
134 .psi2threshold = VR_CFG_AMP(2),
135 .psi3threshold = VR_CFG_AMP(1),
136 .psi3enable = 1,
137 .psi4enable = 1,
138 .imon_slope = 0x0,
139 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700140 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700141 .ac_loadline = 462,
142 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700143 }"
144
145 register "domain_vr_config[VR_GT_SLICED]" = "{
146 .vr_config_enable = 1,
147 .psi1threshold = VR_CFG_AMP(20),
148 .psi2threshold = VR_CFG_AMP(2),
149 .psi3threshold = VR_CFG_AMP(1),
150 .psi3enable = 1,
151 .psi4enable = 1,
152 .imon_slope = 0x0,
153 .imon_offset = 0x0,
Duncan Laurieba49c092018-03-27 13:34:40 -0700154 .voltage_limit = 1520,
Gaggery Tsai56d66ae2019-04-18 08:54:38 -0700155 .ac_loadline = 462,
156 .dc_loadline = 425,
Duncan Laurieba49c092018-03-27 13:34:40 -0700157 }"
158
Caveh Jalali41979d82018-09-06 19:55:21 -0700159 # PCIe Root port 1 with SRCCLKREQ1# (WLAN)
Duncan Laurieba49c092018-03-27 13:34:40 -0700160 register "PcieRpEnable[0]" = "1"
161 register "PcieRpClkReqSupport[0]" = "1"
162 register "PcieRpClkReqNumber[0]" = "1"
163 register "PcieRpClkSrcNumber[0]" = "1"
164 register "PcieRpAdvancedErrorReporting[0]" = "1"
165 register "PcieRpLtrEnable[0]" = "1"
166
167 # USB 2.0
168 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
169 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
170 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
171 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
172 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
173 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
174
175 # USB 3.0
176 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
177 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
178 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
179 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
180
Subrata Banikc4986eb2018-05-09 14:55:09 +0530181 # Intel Common SoC Config
182 #+-------------------+---------------------------+
183 #| Field | Value |
184 #+-------------------+---------------------------+
185 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
186 #| GSPI0 | cr50 TPM. Early init is |
187 #| | required to set up a BAR |
188 #| | for TPM communication |
189 #| | before memory is up |
190 #| I2C0 | Touchscreen |
191 #| I2C2 | Trackpad |
192 #| I2C3 | Camera |
193 #| I2C4 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530194 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530195 #+-------------------+---------------------------+
196 register "common_soc_config" = "{
197 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
198 .i2c[0] = {
199 .speed = I2C_SPEED_FAST,
200 .rise_time_ns = 98,
201 .fall_time_ns = 38,
202 },
203 .i2c[2] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800204 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530205 .speed_config[0] = {
Caveh Jalali8b400b82019-02-01 21:15:37 -0800206 .speed = I2C_SPEED_FAST,
207 .scl_lcnt = 186,
208 .scl_hcnt = 93,
209 .sda_hold = 36,
210 },
Subrata Banikc4986eb2018-05-09 14:55:09 +0530211 },
212 .i2c[3] = {
213 .speed = I2C_SPEED_FAST,
214 .rise_time_ns = 98,
215 .fall_time_ns = 38,
216 },
217 .i2c[4] = {
218 .speed = I2C_SPEED_FAST,
219 .speed_config[0] = {
220 .speed = I2C_SPEED_FAST,
221 .scl_lcnt = 176,
222 .scl_hcnt = 95,
223 .sda_hold = 36,
224 }
225 },
226 .gspi[0] = {
227 .speed_mhz = 1,
228 .early_init = 1,
229 },
Subrata Banikc077b222019-08-01 10:50:35 +0530230 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530231 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700232 # Touchscreen
233 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700234
235 # Trackpad
236 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700237
238 # Camera
239 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700240
241 # Audio
242 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700243
244 register "SerialIoDevMode" = "{
245 [PchSerialIoIndexI2C0] = PchSerialIoPci,
246 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
247 [PchSerialIoIndexI2C2] = PchSerialIoPci,
248 [PchSerialIoIndexI2C3] = PchSerialIoPci,
249 [PchSerialIoIndexI2C4] = PchSerialIoPci,
250 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
251 [PchSerialIoIndexSpi0] = PchSerialIoPci,
252 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
253 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
254 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
255 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
256 }"
257
258 device cpu_cluster 0 on
259 device lapic 0 on end
260 end
261 device domain 0 on
262 device pci 00.0 on end # Host Bridge
263 device pci 02.0 on end # Integrated Graphics Device
li feng0738d2a2018-05-22 15:53:39 -0700264 device pci 13.0 off end # Integrated Sensor Hub
Gaggery Tsaiaa0929d2019-01-08 15:13:25 -0800265 device pci 14.0 on
266 chip drivers/usb/acpi
267 register "desc" = ""Root Hub""
268 register "type" = "UPC_TYPE_HUB"
269 device usb 0.0 on
270 chip drivers/usb/acpi
271 register "desc" = ""USB Type C Port 1""
272 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
273 device usb 2.0 on end
274 end
275 chip drivers/usb/acpi
276 register "desc" = ""Bluetooth""
277 register "type" = "UPC_TYPE_INTERNAL"
278 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
279 device usb 2.2 on end
280 end
281 chip drivers/usb/acpi
282 register "desc" = ""USB Type C Port 2""
283 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
284 device usb 2.4 on end
285 end
286 end
287 end
288 end # USB xHCI
Duncan Laurieba49c092018-03-27 13:34:40 -0700289 device pci 14.1 on end # USB xDCI (OTG)
290 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700291 device pci 15.0 on
292 chip drivers/i2c/hid
293 register "generic.hid" = ""ACPI0C50""
294 register "generic.desc" = ""STM Touchscreen""
295 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
296 register "generic.speed" = "I2C_SPEED_FAST"
297 register "generic.probed" = "1"
Caveh Jalali19c0ae52018-10-01 19:37:42 -0700298 register "generic.has_power_resource" = "1"
299 register "generic.disable_gpio_export_in_crs" = "1"
300 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
301 # 2ms for load switch slew + 5 ms for touchscreen
302 register "generic.enable_delay_ms" = "7"
303 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
304 register "generic.reset_delay_ms" = "20"
305 register "generic.reset_off_delay_ms" = "1"
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700306 register "hid_desc_reg_offset" = "0xab"
307 device i2c 0x49 on end
308 end
309 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700310 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700311 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700312 chip drivers/i2c/hid
313 register "generic.hid" = ""ACPI0C50""
314 register "generic.desc" = ""ELAN Touchpad""
315 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
316 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
317 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700318 device i2c 0x15 on end
319 end
320 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700321 device pci 15.3 on end # I2C #3 - Camera
322 device pci 16.0 on end # Management Engine Interface 1
323 device pci 16.1 off end # Management Engine Interface 2
324 device pci 16.2 off end # Management Engine IDE-R
325 device pci 16.3 off end # Management Engine KT Redirection
326 device pci 16.4 off end # Management Engine Interface 3
327 device pci 17.0 off end # SATA
328 device pci 19.0 on end # UART #2
329 device pci 19.1 off end # I2C #5
330 device pci 19.2 on
331 chip drivers/i2c/max98373
332 register "vmon_slot_no" = "4"
333 register "imon_slot_no" = "5"
334 register "uid" = "0"
335 register "desc" = ""RIGHT SPEAKER AMP""
336 register "name" = ""MAXR""
337 device i2c 31 on end
338 end
339 chip drivers/i2c/max98373
340 register "vmon_slot_no" = "6"
341 register "imon_slot_no" = "7"
342 register "uid" = "1"
343 register "desc" = ""LEFT SPEAKER AMP""
344 register "name" = ""MAXL""
345 device i2c 32 on end
346 end
347 chip drivers/i2c/da7219
348 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
349 register "btn_cfg" = "50"
350 register "mic_det_thr" = "500"
351 register "jack_ins_deb" = "20"
352 register "jack_det_rate" = ""32ms_64ms""
353 register "jack_rem_deb" = "1"
354 register "a_d_btn_thr" = "0xa"
355 register "d_b_btn_thr" = "0x16"
356 register "b_c_btn_thr" = "0x21"
357 register "c_mic_btn_thr" = "0x3e"
358 register "btn_avg" = "4"
359 register "adc_1bit_rpt" = "1"
360 register "micbias_lvl" = "2600"
361 register "mic_amp_in_sel" = ""diff""
362 device i2c 1a on end
363 end
364 end # I2C #4 - Audio
365 device pci 1c.0 on
366 chip drivers/intel/wifi
Caveh Jalaliab770082019-02-01 20:21:26 -0800367 register "wake" = "GPE0_DW1_07" # GPP_B7
Duncan Laurieba49c092018-03-27 13:34:40 -0700368 device pci 00.0 on end
369 end
370 end # PCI Express Port 1
371 device pci 1c.1 off end # PCI Express Port 2
372 device pci 1c.2 off end # PCI Express Port 3
373 device pci 1c.3 off end # PCI Express Port 4
caveh jalali70ca84d62019-06-11 04:23:23 +0000374 device pci 1c.4 off end # PCI Express Port 5
Duncan Laurieba49c092018-03-27 13:34:40 -0700375 device pci 1c.5 off end # PCI Express Port 6
376 device pci 1c.6 off end # PCI Express Port 7
377 device pci 1c.7 off end # PCI Express Port 8
378 device pci 1d.0 off end # PCI Express Port 9
379 device pci 1d.1 off end # PCI Express Port 10
380 device pci 1d.2 off end # PCI Express Port 11
381 device pci 1d.3 off end # PCI Express Port 12
382 device pci 1e.0 on end # UART #0
383 device pci 1e.1 off end # UART #1
384 device pci 1e.2 on
385 chip drivers/spi/acpi
386 register "hid" = "ACPI_DT_NAMESPACE_HID"
387 register "compat_string" = ""google,cr50""
388 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
389 device spi 0 on end
390 end
391 end # GSPI #0
392 device pci 1e.3 off end # GSPI #1
393 device pci 1e.4 on end # eMMC
394 device pci 1e.5 off end # SDIO
395 device pci 1e.6 off end # SDCard
396 device pci 1f.0 on
397 chip ec/google/chromeec
398 device pnp 0c09.0 on end
399 end
400 end # LPC Interface
401 device pci 1f.1 on end # P2SB
402 device pci 1f.2 on end # Power Management Controller
403 device pci 1f.3 on end # Intel HDA
404 device pci 1f.4 on end # SMBus
405 device pci 1f.5 on end # PCH SPI
406 device pci 1f.6 off end # GbE
407 end
408end