blob: 34bc4d45b72b332682ba31ba8bc0f7662fdd9b69 [file] [log] [blame]
Duncan Laurieba49c092018-03-27 13:34:40 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Caveh Jalali2261e912018-04-25 20:08:52 -070014 register "gpe0_dw0" = "GPP_A"
Duncan Laurieba49c092018-03-27 13:34:40 -070015 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
43 register "Cio2Enable" = "0" # FIXME: enable once MIPI is ready
44 register "SaImguEnable" = "0" # FIXME: enable once MIPI is ready
45 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "0"
48 register "IshEnable" = "0" # FIXME: enable once ISH is ready
49 register "PttSwitch" = "0"
50 register "InternalGfx" = "1"
51 register "SkipExtGfxScan" = "1"
52 register "Device4Enable" = "1"
53 register "HeciEnabled" = "0"
Duncan Laurieba49c092018-03-27 13:34:40 -070054 register "SaGv" = "3"
55 register "SerialIrqConfigSirqEnable" = "1"
56 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
61 register "VmxEnable" = "1"
62
63 register "speed_shift_enable" = "1"
64 register "dptf_enable" = "1"
65 register "tdp_pl2_override" = "15"
66 register "psys_pmax" = "45"
67 register "tcc_offset" = "10"
68 register "pch_trip_temp" = "75"
Duncan Laurieba49c092018-03-27 13:34:40 -070069
70 register "pirqa_routing" = "PCH_IRQ11"
71 register "pirqb_routing" = "PCH_IRQ10"
72 register "pirqc_routing" = "PCH_IRQ11"
73 register "pirqd_routing" = "PCH_IRQ11"
74 register "pirqe_routing" = "PCH_IRQ11"
75 register "pirqf_routing" = "PCH_IRQ11"
76 register "pirqg_routing" = "PCH_IRQ11"
77 register "pirqh_routing" = "PCH_IRQ11"
78
79 # VR Settings Configuration for 4 Domains
80 #+----------------+-------+-------+-------+-------+
81 #| Domain/Setting | SA | IA | GTUS | GTS |
82 #+----------------+-------+-------+-------+-------+
83 #| Psi1Threshold | 20A | 20A | 20A | 20A |
84 #| Psi2Threshold | 2A | 2A | 2A | 2A |
85 #| Psi3Threshold | 1A | 1A | 1A | 1A |
86 #| Psi3Enable | 1 | 1 | 1 | 1 |
87 #| Psi4Enable | 1 | 1 | 1 | 1 |
88 #| ImonSlope | 0 | 0 | 0 | 0 |
89 #| ImonOffset | 0 | 0 | 0 | 0 |
90 #| IccMax | 4A | 24A | 24A | 24A |
91 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
92 #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 |
93 #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 |
94 #+----------------+-------+-------+-------+-------+
95 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(2),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
104 .icc_max = VR_CFG_AMP(4),
105 .voltage_limit = 1520,
106 .ac_loadline = 1490,
107 .dc_loadline = 1420,
108 }"
109
110 register "domain_vr_config[VR_IA_CORE]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(2),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
119 .icc_max = VR_CFG_AMP(24),
120 .voltage_limit = 1520,
121 .ac_loadline = 500,
122 .dc_loadline = 486,
123 }"
124
125 register "domain_vr_config[VR_GT_UNSLICED]" = "{
126 .vr_config_enable = 1,
127 .psi1threshold = VR_CFG_AMP(20),
128 .psi2threshold = VR_CFG_AMP(2),
129 .psi3threshold = VR_CFG_AMP(1),
130 .psi3enable = 1,
131 .psi4enable = 1,
132 .imon_slope = 0x0,
133 .imon_offset = 0x0,
134 .icc_max = VR_CFG_AMP(24),
135 .voltage_limit = 1520,
136 .ac_loadline = 570,
137 .dc_loadline = 420,
138 }"
139
140 register "domain_vr_config[VR_GT_SLICED]" = "{
141 .vr_config_enable = 1,
142 .psi1threshold = VR_CFG_AMP(20),
143 .psi2threshold = VR_CFG_AMP(2),
144 .psi3threshold = VR_CFG_AMP(1),
145 .psi3enable = 1,
146 .psi4enable = 1,
147 .imon_slope = 0x0,
148 .imon_offset = 0x0,
149 .icc_max = VR_CFG_AMP(24),
150 .voltage_limit = 1520,
151 .ac_loadline = 457,
152 .dc_loadline = 430,
153 }"
154
155 # PCIe Root port 1 with SRCCLKREQ1#
156 register "PcieRpEnable[0]" = "1"
157 register "PcieRpClkReqSupport[0]" = "1"
158 register "PcieRpClkReqNumber[0]" = "1"
159 register "PcieRpClkSrcNumber[0]" = "1"
160 register "PcieRpAdvancedErrorReporting[0]" = "1"
161 register "PcieRpLtrEnable[0]" = "1"
162
163 # USB 2.0
164 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
165 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
166 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
167 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
168 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Empty
169 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
170
171 # USB 3.0
172 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
173 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
174 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
175 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
176
Subrata Banikc4986eb2018-05-09 14:55:09 +0530177 # Intel Common SoC Config
178 #+-------------------+---------------------------+
179 #| Field | Value |
180 #+-------------------+---------------------------+
181 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
182 #| GSPI0 | cr50 TPM. Early init is |
183 #| | required to set up a BAR |
184 #| | for TPM communication |
185 #| | before memory is up |
186 #| I2C0 | Touchscreen |
187 #| I2C2 | Trackpad |
188 #| I2C3 | Camera |
189 #| I2C4 | Audio |
190 #+-------------------+---------------------------+
191 register "common_soc_config" = "{
192 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
193 .i2c[0] = {
194 .speed = I2C_SPEED_FAST,
195 .rise_time_ns = 98,
196 .fall_time_ns = 38,
197 },
198 .i2c[2] = {
199 .speed = I2C_SPEED_FAST,
200 .speed_config[0] = {
201 .speed = I2C_SPEED_FAST,
202 .scl_lcnt = 186,
203 .scl_hcnt = 93,
204 .sda_hold = 36,
205 },
206 },
207 .i2c[3] = {
208 .speed = I2C_SPEED_FAST,
209 .rise_time_ns = 98,
210 .fall_time_ns = 38,
211 },
212 .i2c[4] = {
213 .speed = I2C_SPEED_FAST,
214 .speed_config[0] = {
215 .speed = I2C_SPEED_FAST,
216 .scl_lcnt = 176,
217 .scl_hcnt = 95,
218 .sda_hold = 36,
219 }
220 },
221 .gspi[0] = {
222 .speed_mhz = 1,
223 .early_init = 1,
224 },
225 }"
Duncan Laurieba49c092018-03-27 13:34:40 -0700226 # Touchscreen
227 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurieba49c092018-03-27 13:34:40 -0700228
229 # Trackpad
230 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700231
232 # Camera
233 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700234
235 # Audio
236 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Laurieba49c092018-03-27 13:34:40 -0700237
238 register "SerialIoDevMode" = "{
239 [PchSerialIoIndexI2C0] = PchSerialIoPci,
240 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
241 [PchSerialIoIndexI2C2] = PchSerialIoPci,
242 [PchSerialIoIndexI2C3] = PchSerialIoPci,
243 [PchSerialIoIndexI2C4] = PchSerialIoPci,
244 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
245 [PchSerialIoIndexSpi0] = PchSerialIoPci,
246 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
247 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
248 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
249 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
250 }"
251
252 device cpu_cluster 0 on
253 device lapic 0 on end
254 end
255 device domain 0 on
256 device pci 00.0 on end # Host Bridge
257 device pci 02.0 on end # Integrated Graphics Device
258 device pci 14.0 on end # USB xHCI
259 device pci 14.1 on end # USB xDCI (OTG)
260 device pci 14.2 on end # Thermal Subsystem
Caveh Jalali126ce5c2018-06-15 20:33:32 -0700261 device pci 15.0 on
262 chip drivers/i2c/hid
263 register "generic.hid" = ""ACPI0C50""
264 register "generic.desc" = ""STM Touchscreen""
265 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
266 register "generic.speed" = "I2C_SPEED_FAST"
267 register "generic.probed" = "1"
268 register "hid_desc_reg_offset" = "0xab"
269 device i2c 0x49 on end
270 end
271 end # I2C #0 - Touchscreen
Duncan Laurieba49c092018-03-27 13:34:40 -0700272 device pci 15.1 off end # I2C #1
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700273 device pci 15.2 on
Caveh Jalalie7501982018-06-15 20:45:29 -0700274 chip drivers/i2c/hid
275 register "generic.hid" = ""ACPI0C50""
276 register "generic.desc" = ""ELAN Touchpad""
277 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A19_IRQ)"
278 register "generic.wake" = "GPE0_DW0_23" # GPP_A23
279 register "hid_desc_reg_offset" = "0x01"
Caveh Jalali2a466cc2018-04-20 18:41:50 -0700280 device i2c 0x15 on end
281 end
282 end # I2C #2 - Trackpad
Duncan Laurieba49c092018-03-27 13:34:40 -0700283 device pci 15.3 on end # I2C #3 - Camera
284 device pci 16.0 on end # Management Engine Interface 1
285 device pci 16.1 off end # Management Engine Interface 2
286 device pci 16.2 off end # Management Engine IDE-R
287 device pci 16.3 off end # Management Engine KT Redirection
288 device pci 16.4 off end # Management Engine Interface 3
289 device pci 17.0 off end # SATA
290 device pci 19.0 on end # UART #2
291 device pci 19.1 off end # I2C #5
292 device pci 19.2 on
293 chip drivers/i2c/max98373
294 register "vmon_slot_no" = "4"
295 register "imon_slot_no" = "5"
296 register "uid" = "0"
297 register "desc" = ""RIGHT SPEAKER AMP""
298 register "name" = ""MAXR""
299 device i2c 31 on end
300 end
301 chip drivers/i2c/max98373
302 register "vmon_slot_no" = "6"
303 register "imon_slot_no" = "7"
304 register "uid" = "1"
305 register "desc" = ""LEFT SPEAKER AMP""
306 register "name" = ""MAXL""
307 device i2c 32 on end
308 end
309 chip drivers/i2c/da7219
310 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
311 register "btn_cfg" = "50"
312 register "mic_det_thr" = "500"
313 register "jack_ins_deb" = "20"
314 register "jack_det_rate" = ""32ms_64ms""
315 register "jack_rem_deb" = "1"
316 register "a_d_btn_thr" = "0xa"
317 register "d_b_btn_thr" = "0x16"
318 register "b_c_btn_thr" = "0x21"
319 register "c_mic_btn_thr" = "0x3e"
320 register "btn_avg" = "4"
321 register "adc_1bit_rpt" = "1"
322 register "micbias_lvl" = "2600"
323 register "mic_amp_in_sel" = ""diff""
324 device i2c 1a on end
325 end
326 end # I2C #4 - Audio
327 device pci 1c.0 on
328 chip drivers/intel/wifi
329 register "wake" = "GPE0_DW0_00"
330 device pci 00.0 on end
331 end
332 end # PCI Express Port 1
333 device pci 1c.1 off end # PCI Express Port 2
334 device pci 1c.2 off end # PCI Express Port 3
335 device pci 1c.3 off end # PCI Express Port 4
336 device pci 1c.4 off end # PCI Express Port 5
337 device pci 1c.5 off end # PCI Express Port 6
338 device pci 1c.6 off end # PCI Express Port 7
339 device pci 1c.7 off end # PCI Express Port 8
340 device pci 1d.0 off end # PCI Express Port 9
341 device pci 1d.1 off end # PCI Express Port 10
342 device pci 1d.2 off end # PCI Express Port 11
343 device pci 1d.3 off end # PCI Express Port 12
344 device pci 1e.0 on end # UART #0
345 device pci 1e.1 off end # UART #1
346 device pci 1e.2 on
347 chip drivers/spi/acpi
348 register "hid" = "ACPI_DT_NAMESPACE_HID"
349 register "compat_string" = ""google,cr50""
350 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
351 device spi 0 on end
352 end
353 end # GSPI #0
354 device pci 1e.3 off end # GSPI #1
355 device pci 1e.4 on end # eMMC
356 device pci 1e.5 off end # SDIO
357 device pci 1e.6 off end # SDCard
358 device pci 1f.0 on
359 chip ec/google/chromeec
360 device pnp 0c09.0 on end
361 end
362 end # LPC Interface
363 device pci 1f.1 on end # P2SB
364 device pci 1f.2 on end # Power Management Controller
365 device pci 1f.3 on end # Intel HDA
366 device pci 1f.4 on end # SMBus
367 device pci 1f.5 on end # PCH SPI
368 device pci 1f.6 off end # GbE
369 end
370end