blob: a2550bb47554e722686da34e0ef4a179cc914bc7 [file] [log] [blame]
Duncan Laurie81485d22016-10-28 09:13:52 -07001chip soc/intel/skylake
2
Matt DeVillier205df702018-04-20 14:24:21 -07003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nico Huber55c57772018-12-16 03:39:35 +01006 register "gpu_pp_up_delay_ms" = "100"
7 register "gpu_pp_down_delay_ms" = "500"
8 register "gpu_pp_cycle_delay_ms" = "500"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11
12 register "gpu_pch_backlight_pwm_hz" = "1000"
13
Duncan Laurie81485d22016-10-28 09:13:52 -070014 # Enable deep Sx states
Duncan Laurie73ff0fb2017-04-10 21:07:06 -070015 register "deep_s3_enable_ac" = "0"
Duncan Laurie1fe32d62017-04-10 21:02:13 -070016 register "deep_s3_enable_dc" = "1"
17 register "deep_s5_enable_ac" = "1"
18 register "deep_s5_enable_dc" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070019 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
20
Matt Delco1950ed92018-08-15 11:51:43 -070021 register "eist_enable" = "1"
22
Duncan Laurie81485d22016-10-28 09:13:52 -070023 # GPE configuration
24 # Note that GPE events called out in ASL code rely on this
25 # route. i.e. If this route changes then the affected GPE
26 # offset bits also need to be changed.
27 register "gpe0_dw0" = "GPP_B"
28 register "gpe0_dw1" = "GPP_D"
29 register "gpe0_dw2" = "GPP_E"
30
31 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
32 register "gen1_dec" = "0x00fc0801"
33 register "gen2_dec" = "0x000c0201"
34 # EC memory map range is 0x900-0x9ff
35 register "gen3_dec" = "0x00fc0901"
36
37 # FSP Configuration
38 register "ProbelessTrace" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070039 register "SataSalpSupport" = "0"
40 register "SataMode" = "0"
41 register "SataPortsEnable[0]" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070042 register "DspEnable" = "1"
43 register "IoBufferOwnership" = "3"
Duncan Laurie81485d22016-10-28 09:13:52 -070044 register "SsicPortEnable" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070045 register "ScsEmmcHs400Enabled" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070046 register "PttSwitch" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070047 register "SkipExtGfxScan" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070048 register "HeciEnabled" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070049 register "SaGv" = "3"
Duncan Laurie81485d22016-10-28 09:13:52 -070050 register "PmConfigSlpS3MinAssert" = "2" # 50ms
51 register "PmConfigSlpS4MinAssert" = "1" # 1s
52 register "PmConfigSlpSusMinAssert" = "1" # 500ms
53 register "PmConfigSlpAMinAssert" = "3" # 2s
54 register "PmTimerDisabled" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070055
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070056 # VR Settings Configuration for 4 Domains
57 #+----------------+-------+-------+-------+-------+
58 #| Domain/Setting | SA | IA | GTUS | GTS |
59 #+----------------+-------+-------+-------+-------+
60 #| Psi1Threshold | 20A | 20A | 20A | 20A |
V Sowmya41f93732017-05-23 14:17:01 +053061 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070062 #| Psi3Threshold | 1A | 1A | 1A | 1A |
63 #| Psi3Enable | 1 | 1 | 1 | 1 |
64 #| Psi4Enable | 1 | 1 | 1 | 1 |
65 #| ImonSlope | 0 | 0 | 0 | 0 |
66 #| ImonOffset | 0 | 0 | 0 | 0 |
67 #| IccMax | 4A | 24A | 24A | 24A |
68 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
V Sowmya41f93732017-05-23 14:17:01 +053069 #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 |
70 #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070071 #+----------------+-------+-------+-------+-------+
Duncan Laurie81485d22016-10-28 09:13:52 -070072 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
73 .vr_config_enable = 1,
74 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +053075 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -070076 .psi3threshold = VR_CFG_AMP(1),
77 .psi3enable = 1,
78 .psi4enable = 1,
79 .imon_slope = 0x0,
80 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -080081 .icc_max = VR_CFG_AMP(4),
Duncan Laurie81485d22016-10-28 09:13:52 -070082 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +053083 .ac_loadline = 1490,
84 .dc_loadline = 1420,
Duncan Laurie81485d22016-10-28 09:13:52 -070085 }"
86
87 register "domain_vr_config[VR_IA_CORE]" = "{
88 .vr_config_enable = 1,
89 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +053090 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -070091 .psi3threshold = VR_CFG_AMP(1),
92 .psi3enable = 1,
93 .psi4enable = 1,
94 .imon_slope = 0x0,
95 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -080096 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -070097 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +053098 .ac_loadline = 500,
99 .dc_loadline = 486,
Duncan Laurie81485d22016-10-28 09:13:52 -0700100 }"
101
Duncan Laurie81485d22016-10-28 09:13:52 -0700102 register "domain_vr_config[VR_GT_UNSLICED]" = "{
103 .vr_config_enable = 1,
104 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530105 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700106 .psi3threshold = VR_CFG_AMP(1),
107 .psi3enable = 1,
108 .psi4enable = 1,
109 .imon_slope = 0x0,
110 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800111 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700112 .voltage_limit = 1520,
Duncan Laurie57e9e3b2017-03-14 16:42:33 -0700113 .ac_loadline = 570,
114 .dc_loadline = 420,
Duncan Laurie81485d22016-10-28 09:13:52 -0700115 }"
116
117 register "domain_vr_config[VR_GT_SLICED]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530120 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800126 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700127 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530128 .ac_loadline = 457,
129 .dc_loadline = 430,
Duncan Laurie81485d22016-10-28 09:13:52 -0700130 }"
131
Duncan Laurie949e34c2017-01-21 19:11:37 -0800132 # Enable Root port 1 with SRCCLKREQ1#
Duncan Laurie81485d22016-10-28 09:13:52 -0700133 register "PcieRpEnable[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700134 register "PcieRpClkReqSupport[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700135 register "PcieRpClkReqNumber[0]" = "1"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700136 register "PcieRpAdvancedErrorReporting[0]" = "1"
137 register "PcieRpLtrEnable[0]" = "1"
Duncan Laurie25874b82018-01-29 12:02:41 -0800138 register "PcieRpHotPlug[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530139 #RP 1 uses CLK SRC 1
140 register "PcieRpClkSrcNumber[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700141
Duncan Laurie949e34c2017-01-21 19:11:37 -0800142 # Enable Root port 5 with SRCCLKREQ4#
143 register "PcieRpEnable[4]" = "1"
144 register "PcieRpClkReqSupport[4]" = "1"
145 register "PcieRpClkReqNumber[4]" = "4"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700146 register "PcieRpAdvancedErrorReporting[4]" = "1"
147 register "PcieRpLtrEnable[4]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530148 #RP 5 uses CLK SRC 4
149 register "PcieRpClkSrcNumber[4]" = "4"
Duncan Laurie949e34c2017-01-21 19:11:37 -0800150
Subrata Banik2c3054c2016-11-22 20:21:49 +0530151 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
152 register "usb2_ports[1]" = "USB2_PORT_FLEX(OC_SKIP)" # Camera
153 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
154 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800155 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # H1
Duncan Laurie81485d22016-10-28 09:13:52 -0700156
Subrata Banik2c3054c2016-11-22 20:21:49 +0530157 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
158 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
Duncan Laurie81485d22016-10-28 09:13:52 -0700159
Subrata Banikc4986eb2018-05-09 14:55:09 +0530160 # Intel Common SoC Config
161 #+-------------------+---------------------------+
162 #| Field | Value |
163 #+-------------------+---------------------------+
164 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
165 #| I2C0 | Touchscreen |
166 #| I2C1 | Early TPM access |
167 #| I2C2 | Touchpad |
168 #| I2C4 | Audio |
169 #+-------------------+---------------------------+
170 register "common_soc_config" = "{
171 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
172 .i2c[0] = {
173 .speed = I2C_SPEED_FAST_PLUS,
174 .rise_time_ns = 98,
175 .fall_time_ns = 38,
176 },
177 .i2c[1] = {
178 .early_init = 1,
179 .speed = I2C_SPEED_FAST,
180 .rise_time_ns = 112,
181 .fall_time_ns = 34,
182 },
183 .i2c[2] = {
184 .speed = I2C_SPEED_FAST,
185 .speed_config[0] = {
186 .speed = I2C_SPEED_FAST,
187 .scl_lcnt = 186,
188 .scl_hcnt = 93,
189 .sda_hold = 36,
190 }
191 },
192 .i2c[4] = {
193 .speed = I2C_SPEED_FAST,
194 .speed_config[0] = {
195 .speed = I2C_SPEED_FAST,
196 .scl_lcnt = 176,
197 .scl_hcnt = 95,
198 .sda_hold = 36,
199 }
200 },
201 }"
202
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800203 # Touchscreen
204 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700205
206 # Enable I2C1 bus early for TPM access
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800207 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700208
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800209 # Touchpad
210 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800211
212 # Audio
213 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800214
Duncan Laurie81485d22016-10-28 09:13:52 -0700215 # Must leave UART0 enabled or SD/eMMC will not work as PCI
216 register "SerialIoDevMode" = "{
217 [PchSerialIoIndexI2C0] = PchSerialIoPci,
218 [PchSerialIoIndexI2C1] = PchSerialIoPci,
219 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800220 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Duncan Laurie81485d22016-10-28 09:13:52 -0700221 [PchSerialIoIndexI2C4] = PchSerialIoPci,
222 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
223 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Duncan Lauriec5eab982017-05-16 19:06:04 -0700224 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Duncan Lauriee49b8662017-04-13 01:40:53 -0700225 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Duncan Laurie81485d22016-10-28 09:13:52 -0700226 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
227 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
228 }"
229
230 register "speed_shift_enable" = "1"
231 register "dptf_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530232 register "power_limits_config" = "{
233 .tdp_pl1_override = 7,
234 .tdp_pl2_override = 15,
235 }"
Duncan Laurie690831d2016-12-16 08:01:09 -0800236 register "tcc_offset" = "10"
Duncan Laurie81485d22016-10-28 09:13:52 -0700237
238 device cpu_cluster 0 on
239 device lapic 0 on end
240 end
241 device domain 0 on
242 device pci 00.0 on end # Host Bridge
243 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200244 device pci 04.0 on end # SA thermal subsystem
Duncan Laurie283b01d2018-05-07 15:39:37 -0700245 device pci 14.0 on
246 chip drivers/usb/acpi
247 register "desc" = ""Root Hub""
248 register "type" = "UPC_TYPE_HUB"
249 device usb 0.0 on
250 chip drivers/usb/acpi
251 register "desc" = ""USB2 Type-C Left""
252 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800253 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700254 device usb 2.0 on end
255 end
256 chip drivers/usb/acpi
257 register "desc" = ""USB2 Camera""
258 register "type" = "UPC_TYPE_INTERNAL"
259 device usb 2.1 on end
260 end
261 chip drivers/usb/acpi
262 register "desc" = ""USB2 Bluetooth""
263 register "type" = "UPC_TYPE_INTERNAL"
264 device usb 2.2 on end
265 end
266 chip drivers/usb/acpi
267 register "desc" = ""USB2 Type-C Right""
268 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800269 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700270 device usb 2.4 on end
271 end
272 chip drivers/usb/acpi
273 register "desc" = ""USB2 H1 TPM""
274 register "type" = "UPC_TYPE_INTERNAL"
275 device usb 2.6 on end
276 end
277 chip drivers/usb/acpi
278 register "desc" = ""USB3 Type-C Left""
279 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800280 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700281 device usb 3.0 on end
282 end
283 chip drivers/usb/acpi
284 register "desc" = ""USB3 Type-C Right""
285 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800286 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700287 device usb 3.1 on end
288 end
289 end
290 end
291 end # USB xHCI
Duncan Laurie81485d22016-10-28 09:13:52 -0700292 device pci 14.1 off end # USB xDCI (OTG)
293 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200294 device pci 14.3 off end # Camera
Duncan Laurie81485d22016-10-28 09:13:52 -0700295 device pci 15.0 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800296 chip drivers/i2c/hid
297 register "generic.hid" = ""WCOM50C1""
298 register "generic.desc" = ""WCOM Digitizer""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800299 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Duncan Laurie658a6dc2017-02-17 17:27:51 -0800300 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
Duncan Laurie2d140212016-12-15 18:51:29 -0800301 register "hid_desc_reg_offset" = "0x1"
302 device i2c 0a on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700303 end
304 end # I2C #0
305 device pci 15.1 on
306 chip drivers/i2c/tpm
307 register "hid" = ""GOOG0005""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800308 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
Duncan Laurie81485d22016-10-28 09:13:52 -0700309 device i2c 50 on end
310 end
311 end # I2C #1
312 device pci 15.2 on
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800313 chip drivers/i2c/hid
314 register "generic.hid" = ""ACPI0C50""
315 register "generic.desc" = ""Touchpad""
316 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
317 register "hid_desc_reg_offset" = "0x1"
Duncan Laurie2d140212016-12-15 18:51:29 -0800318 device i2c 49 on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700319 end
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800320 chip drivers/i2c/generic
321 register "hid" = ""GOOG0008""
322 register "desc" = ""Touchpad EC Interface""
323 device i2c 1e on end
324 end
Duncan Laurie81485d22016-10-28 09:13:52 -0700325 end # I2C #2
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800326 device pci 15.3 off end # I2C #3
Duncan Laurie81485d22016-10-28 09:13:52 -0700327 device pci 16.0 on end # Management Engine Interface 1
328 device pci 16.1 off end # Management Engine Interface 2
329 device pci 16.2 off end # Management Engine IDE-R
330 device pci 16.3 off end # Management Engine KT Redirection
331 device pci 16.4 off end # Management Engine Interface 3
332 device pci 17.0 off end # SATA
333 device pci 19.0 on end # UART #2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800334 device pci 19.1 off end # I2C #5
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800335 device pci 19.2 on
336 chip drivers/i2c/max98927
337 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700338 register "vmon_slot_no" = "4"
339 register "imon_slot_no" = "5"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800340 register "uid" = "0"
341 register "desc" = ""Right Speaker Amp""
342 register "name" = ""MAXR""
343 device i2c 39 on end
344 end
345 chip drivers/i2c/max98927
346 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700347 register "vmon_slot_no" = "6"
348 register "imon_slot_no" = "7"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800349 register "uid" = "1"
350 register "desc" = ""Left Speaker Amp""
351 register "name" = ""MAXL""
352 device i2c 3a on end
353 end
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700354 chip drivers/i2c/rt5663
Harsha Priyaad126102018-05-02 14:39:29 -0700355 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH_WAKE(GPP_D9)"
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700356 register "dc_offset_l_manual" = "0xffd160"
357 register "dc_offset_r_manual" = "0xffd1c0"
358 register "dc_offset_l_manual_mic" = "0xff8a10"
359 register "dc_offset_r_manual_mic" = "0xff8ab0"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800360 device i2c 13 on end
361 end
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800362 chip drivers/i2c/generic
363 register "hid" = ""10EC5514""
364 register "name" = ""RT54""
365 register "desc" = ""Realtek RT5514""
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800366 register "property_count" = "3"
Duncan Laurief10c8f92017-08-29 08:36:55 -0700367 # Set the DMIC initial delay to 16ms to avoid pop noise
368 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
369 register "property_list[0].name" = ""realtek,dmic-init-delay""
370 register "property_list[0].integer" = "16"
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800371 # Set clock name for RT5514 to calibrate DSP clock.
372 register "property_list[1].type" = "ACPI_DP_TYPE_STRING"
373 register "property_list[1].name" = ""realtek,dsp-calib-clk-name""
374 register "property_list[1].string" = ""ssp1_mclk""
375 # Set clock rate for RT5514 to calibrate DSP clock.
376 register "property_list[2].type" = "ACPI_DP_TYPE_INTEGER"
377 register "property_list[2].name" = ""realtek,dsp-calib-clk-rate""
378 register "property_list[2].integer" = "24000000"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800379 device i2c 57 on end
380 end
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800381 end # I2C #4
Duncan Laurie81485d22016-10-28 09:13:52 -0700382 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700383 chip drivers/wifi/generic
Duncan Laurie81485d22016-10-28 09:13:52 -0700384 register "wake" = "GPE0_PCI_EXP"
385 device pci 00.0 on end
386 end
387 end # PCI Express Port 1
388 device pci 1c.1 off end # PCI Express Port 2
389 device pci 1c.2 off end # PCI Express Port 3
390 device pci 1c.3 off end # PCI Express Port 4
Duncan Laurie949e34c2017-01-21 19:11:37 -0800391 device pci 1c.4 on end # PCI Express Port 5
Duncan Laurie81485d22016-10-28 09:13:52 -0700392 device pci 1c.5 off end # PCI Express Port 6
393 device pci 1c.6 off end # PCI Express Port 7
394 device pci 1c.7 off end # PCI Express Port 8
395 device pci 1d.0 off end # PCI Express Port 9
396 device pci 1d.1 off end # PCI Express Port 10
397 device pci 1d.2 off end # PCI Express Port 11
398 device pci 1d.3 off end # PCI Express Port 12
399 device pci 1e.0 on end # UART #0
400 device pci 1e.1 off end # UART #1
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800401 device pci 1e.2 on
402 chip drivers/spi/acpi
403 register "hid" = "ACPI_DT_NAMESPACE_HID"
404 register "compat_string" = ""realtek,rt5514""
Duncan Laurie9692f312017-06-30 02:01:02 -0700405 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_F10_IRQ)"
Duncan Laurie37da8842017-09-27 03:45:53 -0700406 register "speed" = "12 * MHz"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800407 device spi 0 on end
408 end
409 end # GSPI #0
Duncan Lauriec5eab982017-05-16 19:06:04 -0700410 device pci 1e.3 off end # GSPI #1
Duncan Laurie81485d22016-10-28 09:13:52 -0700411 device pci 1e.4 on end # eMMC
412 device pci 1e.5 off end # SDIO
413 device pci 1e.6 off end # SDCard
414 device pci 1f.0 on
415 chip ec/google/chromeec
416 device pnp 0c09.0 on end
417 end
418 end # LPC Interface
419 device pci 1f.1 on end # P2SB
420 device pci 1f.2 on end # Power Management Controller
421 device pci 1f.3 on end # Intel HDA
422 device pci 1f.4 on end # SMBus
423 device pci 1f.5 on end # PCH SPI
424 device pci 1f.6 off end # GbE
425 end
426end